11-01-1999 IN THE UN 101186903 **IDEMARK OFFICE** Docket No.: VLSI-3409 Thereby certify that this transmittal of the below described document is being deposited with the United States Postal Service in an envelope bearing First Class Postage and addressed to the U.S. Patent and Trademark Office, Assignment Branch, North Tower Building, Suite 10C35, Washington, D.C., 20231, on the below date of deposit. Signature of the Person Making the Deposit: Date of 10/21/99 TONY CHOU Making the Deposit Deposit: The Assistant Commissioner for Patents Washington, D.C. 20231 Please record the attached original document(s) or copy(ies) thereof: Transmittal of an Assignment 1. Name of conveying Pierre Leroux party(ies): Filed: Serial No.: 10/21/99 Group Art Unit: Examiner: 2. Name and Address of VLSI Technology, Inc. Receiving party(ies) 1109 McKay Drive, San Jose, California 95131 Nature of Conveyance: Assignment Execution Date: 09/14/99 4. New Patent Application entitled: METHOD FOR DETERMINING WAFER MISALIGNMENT USING A PATTERN ON A FINE ALIGNMENT TARGET 5. Name and address of party to whom correspondence concerning document should be mailed: Name: John P. Wagner, Jr. Address Wagner, Murabito & Hao LLP Two North Market Street, Third Floor, San Jose, CA 95113 Phone (408) 938-9060 - 6. Total Number of applications and patents involved: ONE - 7. Fee Calculation (for other than a small entity) Assignment Recordation Fee, per property Total Fees (37 CFR 3.41) The amount of \$ 40.00 is enclosed 1 **X** \$40.00 \$40.00 - 8. At any time during the pendency of this application, please charge any additional fees required or credit any overpayments to Deposit Account 23-0085. A duplicate copy of this transmittal is enclosed. - **9.** Statement and signature: To the best of my knowledge and belief, the foregoing information is true and correct and any attached copy is a true copy of the original document. Name: John P. Wagner, Jr. Reg. No. 35,398 ्री १०० व सम्बद्धाः । विकास १००० वर्षे १५ वर्षे १५ वर्षे १५ वर्षे Date: October 21, 1999 40, 00 0 Page 1 of 1 rev. 6/97 jpw | | Docket No.: VLSI-3409 | |----------------|----------------------------------------------------------------------------------------------------------------| | Taabaalaas laa | ikumanan manan | ## Assignment to VLSI Technology, Inc. In witness whereof, I/we hereunto set my/our hand(s) and seal. **RECORDED: 10/21/1999** In consideration of good and valuable consideration, receipt of which is hereby acknowledged, I/we do hereby sell, assign and transfer unto VLSI Technology, Inc. (hereinafter called VLSI), a California Corporation having its principal place of business at 1109 McKay Drive, San Jose, California 95131, and its successors and assigns, the entire right, title, and interest for the United States and all foreign countries, in and to any and all improvements, including the right of priority in, to, and under, the application for the United States patent entitled: METHOD FOR DETERMINING WAFER MISALIGNMENT USING A PATTERN ON A FINE ALIGNMENT TARGET x filed herewith and the inventions set forth and described therein, and any and all Letters Patent of the United States and of countries foreign thereto which may be granted thereon or therefore; or Serial No.: filed on and the inventions set forth and described therein, and any and all Letters Patent of the United States and of countries foreign thereto which may be granted thereon or therefore: Further, I/we have agreed to assign to VLSI all inventions (except as otherwise limited by law) which relate to VLSI business and which were first conceived or actually reduced to practice during my/our employment by VLSI; And for the above consideration, I/we agree promptly upon request of VLSI, its successors or assigns, to execute and deliver without further compensation any power of attorney, assignment, application, whether original, continuation, divisional or reissue, or other papers which may be necessary or desirable fully to secure to VLSI, its successors and assigns, the inventions described in said application and all patent rights therein, in the United States and in any country foreign thereto, and to cooperate and assist in the prosecution of interference proceedings involving said inventions and in the adjudication or reexamination of said Letters Patent provided the expenses which may be incurred by me/us in lending such cooperation and assistance are paid by VLSI; I/we further covenant with VLSI, its successors, assigns, and legal representatives that no assignment, grant, mortgage, license, or other agreement affecting the rights and property herein conveyed has been made to others by the undersigned, and that full right to convey the same as herein expressed is possessed by the undersigned: Inventor's Signature: Perop Date: 09/14/99 Page 1 of 1 rev: 11/97 epn PATENT REEL: 010338 FRAME: 0365