| Form PTO-1595 RECORDATION FOR | | ARTMENT OF COMMERCE | |--------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------| | (Rev. 03/ 01) OMB No. 0651-0027 (exp. 5/31/2002) PATENTS | | Patent and Trademark Office | | To the Honorable Commissioner of Patents and Trademarks: P | lease record the attached original do | cuments or copy thereof | | Name of conveying party(ies): | 2. Name and address of receiving | · | | Emulex Corporation | Emulex Design & Ma | | | | Name: <u>Corporation</u> | | | | Internal Address: | | | Additional name(s) of conveying party(ies) attached? Yes X No | Street Address: 3333 Susan | Street | | 3. Nature of Conveyance: | | | | X Assignment Merger | | | | Security Agreement Change of Name | City: Costa Mesa | | | Other | State: CA | Zip: 92626 | | Execution Date: March 15, 2004 | Additional name(s) & address(es) attached: | Yes X No | | Application number(s) or patent number(s): | | | | A. Patent Application No.(s): 10/280,503 Additional numbers attache | B. Patent No.(s): | | | Name and address of party to whom correspondence concerning document should be mailed: | Total number of applications a patents involved: | and1 | | Name: Glenn M. Kubota<br>Morrison & Foerster LLP | 7. Total fee (37 CFR 3 41) | \$ 40.00 | | Internal Address: Atty. Dkt.: 491442010800 | Enclosed | | | Street Address: | X Authorized to be charg | ged to deposit account | | 555 West Fifth Street<br>Suite 3500 | Authorized to be charge (Form 2038 enclosed) | ged to credit card | | City: State: Zip: Los Angeles CA 90013-1024 | 8. Deposit account number: | 03-1952 | | DO NOT USE | THIS SPACE | | | 9. Statement and signature. | | - | | To the best of my knowledge and belief, the foregoing info<br>is a true copy of the original document. | nmation is true and correct and a | ny attached copy | | Glenn M. Kubota (44,197) | | 04/02/2004 | | Name of Person Signing | Signature | Date | | Total number of pages including cover sheet, attach | ments, and documents: 18 /2 | | LA-716167 ## IN THE UNITED STATES PATENT AND TRADEMARK OFFICE ## ASSIGNMENT WHEREAS, Emulex Corporation, a California corporation, with offices at 3333 Susan Street, Costa Mesa, California 92626 ("ASSIGNOR"), owns certain U.S. and foreign patent applications, as listed in Exhibit A attached hereto and incorporated herein by this reference ("PATENTS"); and WHEREAS, Emulex Design & Manufacturing Corporation, a Delaware corporation (p/k/a Vixel Corporation), with offices at 3333 Susan Street in Costa Mesa, California 92626 ("ASSIGNEE"), desires to acquire all of the right, title and interest of ASSIGNOR in, to and under the PATENTS; WHEREAS, ASSIGNOR and ASSIGNEE have entered into a certain Contribution and Assignment Agreement dated February 22, 2004, assigning, among other things, all right, title and interest in and to the PATENTS from ASSIGNOR to ASSIGNEE; Now, THEREFORE, ASSIGNOR does hereby sell, assign, transfer and convey unto ASSIGNEE its entire right, title and interest in and to the PATENTS, including all foreign rights, divisions, continuations, continuations-in-part, reexaminations, substitutions, reissues, extensions and renewals of the applications and registrations for the PATENTS (and the right to apply for any of the foregoing); all rights to causes of action and remedies related thereto (including, without limitation, the right to sue for past, present or future infringement, misappropriation or violation of rights related to the foregoing); and any and all other rights and interests arising out of, in connection with or in relation to the PATENTS. | ASSIGN | IOR: Equilex Corporation | |--------|----------------------------------------------------| | Ву: | Tall Yolas | | Name: | Paul Folino | | Title: | Chairman & Chief Executive Officer | | Date: | March 15, 2004 | | ASSIGN | IBE: Emulex, Design & Manufacturing/Corporation | | By: | Mules flished on | | Name: | Michael J. Rockenbach | | Title: | Executive Vice President & Chief Financial Officer | | Date: | March 15, 2004 | | STATE OF CALIFORNIA | ) | |---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | COUNTY OF ORANGE | ) ss.<br>) | | On MARCH 15 , 2004, befor appeared PAULF. Fol | e me, the undersigned notary public in and for said County and State, personally | | <u>_X_</u> | personally known to me or | | <del></del> | proved to me on the basis of satisfactory evidence | | to be the person(b) whose name(b) me that <u> ルモ</u> executed the instrument. | subscribed to the within instrument and acknowledged to ted the same in H/S authorized capacity(ies) and that, by a instrument, the person(s) or the entity(ies) upon behalf of which the person(s) | | WITNESS my hand and official seal. | Ladryn Cou | | KATHRYN COLE Commission # 141694 Notary Public - Californ Orange County My Comm. Expires Jun 1, 2 | JUNE 1, 04.007 | | STATE OF CALIFORNIA | ) | | |-----------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | COUNTY OF ORANGE | ) ss.<br>) | | | On MARCH /5, 2004, before appeared | e me, the undersig<br>Eム フ・R4C | ned notary public in and for said County and State, personally | | <u>*</u> | personally know | n to me <i>or</i><br>the basis of satisfactory evidence | | to be the person(s) whose name(s) _ me that execute | / ≤<br>ated the same in _<br>te instrument, the j | subscribed to the within instrument and acknowledged to H/S authorized capacity(ies) and that, by person(a) or the entity(ies) upon behalf of which the person(s) | | WITNESS my hand and official seal. | | Kathryn Cole | | KATHRYN COLE Commission # 141694: Notary Public - Californi Orange County My Comm. Expires Jun 1, 2 | | My commission expires on JuN∈ 1, 2007 | ## EXHIBIT A Schedule of <u>Pending Patent Applications</u> to be Transferred From Emulex Corporation (California) to Emulex Design & Manufacturing Corporation (Delaware) | Title | Coun | try/Region | Filing Date | Application # | Patent # | |---------------------------------------------------------------------------------------------------------|------|------------|-------------|----------------|--------------| | Flow-Through Register | Uni | ted States | 1/8/2003 | 10/338,629 | | | Flow-Through Register | | PCT | 12/5/2003 | PCT/US03/38841 | | | Flow-Through Register | 7 | aiwan | 12/17/2003 | 92135832 | | | Hot Swap Compact PCI Power Supply | Uni | ted States | 5/9/2003 | 10/434,626 | | | Dynamically Self-Adjusting Polling<br>Mechanism | Uni | ted States | 5/19/2003 | 10/440,681 | | | Method and Apparatus for Local and<br>Distributed Data Memory Access<br>("DMA") Control | Uni | ted States | 6/2/2003 | 10/452,330 | | | Local Emulation Of Data RAM Utilizing<br>Write-Through Cache Hardware Within A<br>CPU Module | Uni | ted States | 3/28/2003 | 10/401,459 | | | Hardware Assisted Firmware Task<br>Scheduling And Management | Uni | ted States | 3/28/2003 | 10/402,182 | | | Memory Data Interface | Uni | ted States | 5/19/2003 | 10/440,855 | | | Direct Memory Access From Host<br>Without Processor Intervention | Uni | ted States | 8/29/2003 | 10/651,887 | | | Multi-Channel Memory Access Arbitration Method And System | Uni | ted States | 8/29/2003 | 10/651,890 | | | Integrated Network Interface Supporting<br>Multiple Data Transfer Protocols | Uni | ted States | 9/3/2003 | 10/653,767 | | | Read/Write Command Buffer Pool<br>Resource Management Using Read-Path<br>Prediction Of Future Resources | Uni | ted States | 6/27/2003 | 10/609,291 | | | Sparse And Non-Sparse Data<br>Management Method And System | Uni | ted States | 6/27/2003 | 10/609,289 | | | Queue Register Configuration Structure | Uni | ted States | 9/22/2003 | 10/668,138 | | | System For Communication With A<br>Storage Area Network | Uni | ted States | 1/24/2002 | 10/057,626 | | | Rc-Programmable Finite State Machine | Uni | ted States | 9/16/2002 | 10/245,436 | | | Method And Apparatus For Improving Noise Immunity In A DDR SDRAM System | Uni | ted States | 9/16/2002 | 10/245,437 | | | Structure And Method For Maintaining<br>Ordered Linked Lists | Uni | ted States | 10/10/2002 | 10/268,178 | | | Structure And Method For Managing<br>Available Memory Resources | Uni | ted States | 2/26/2003 | 10/376,354 | <del>-</del> | | Title | Country/Region | Filing Date | Application # | Patent # | |-----------------------------------------------------------------------------------------|-------------------------------|--------------------------|--------------------------------|----------| | Structure And Method For Managing<br>Available Memory Resources | PCT | 2/6/2004 | PCT/US03/40967 | | | Structure And Method For Managing<br>Available Memory Resources | Taiwan | awaiting filing.<br>date | awaiting application<br>number | | | Window Comparator | Canada | 3/22/1996 | 2216642 | | | Window Comparator | European Patent<br>Convention | 3/22/1996 | 96911379.4 | | | Window Comparator | Japan | 3/22/1996 | 8-529544 | | | Timer Manager | European Patent<br>Convention | 4/26/1996 | 96914558.0 | | | Split Buffer Architecture | Canada | 6/6/1996 | 2223890 | | | Split Buffer Architecture | European Patent<br>Convention | 6/6/1996 | 96919329.1 | | | Split Buffer Architecture | Japan | 6/6/1996 | 09-502095 | | | Elastic Bus Interface Data Buffer | European Patent<br>Convention | 3/10/1998 | 98909136.8 | | | Elastic Bus Interface Data Buffer | Japan | 3/10/1998 | 10-539786 | | | Full-Duplex Communication Processor | European Patent<br>Convention | 9/24/1998 | 98951937.6 | | | Communication Processor Having Buffer<br>List Modifier Control Bits | Canada | 9/24/1998 | 2304620 | | | Communication Processor Having Buffer<br>List Modifier Control Bits | European Patent<br>Convention | 9/24/1998 | 98949477.8 | | | Buffering Data That Flows Between Buses Operating At Different Frequencies | European Patent<br>Convention | 10/27/1998 | 98957392.8 | | | Buffering Data That Flows Between Buses Operating At Different Frequencies | Japan | 10/27/1998 | 2000-518329 | | | Method Of Mapping Fibre Channel<br>Frames Based On Control And Type<br>Header Fields | European Patent<br>Convention | 4/26/1999 | 99921470.3 | | | Method Of Mapping Fibre Channel<br>Frames Based On Control And Type<br>Header Fields | Japan | 4/26/1999 | 2000-547550 | | | Method Of Validation And Host Buffer<br>Allocation For Unmapped Fibre Channel<br>Frames | European Patent<br>Convention | 3/24/1999 | 99914129.4 | , | | Method Of Validation And Host Buffer<br>Allocation For Unmapped Fibre Channel<br>Frames | Japan | 3/24/1999 | 2000-538472 | | | Loop Network Hub Using Loop<br>Initialization Insertion | United States | 5/6/2003 | 10,431,647 | | | Title | Country/Region | Filing Date | Application # | Patent # | |---------------------------------------------------------|-------------------------------|-------------|----------------|-----------| | Loop Network Hub Using Loop<br>Initialization Insertion | Canada | 4/26/1999 | 2329950 | | | Loop Network Hub Using Loop<br>Initialization Insertion | European Patent<br>Convention | 4/26/1999 | 99922729.1 | | | Loop Network Hub Using Loop<br>Initialization Insertion | Japan | 4/26/1999 | 2000-547712 | <u>,,</u> | | Loop Network Hub Using Loop<br>Initialization Insertion | WIPO | 4/26/1999 | PCT/US99/08986 | | | Programmable Error Control Circuit | European Patent<br>Convention | 4/27/1999 | 99920073.6 | | | Programmable Error Control Circuit | Japan | 4/27/1999 | 2000-547715 | | | Automatic Isolation In Loops | United States | 5/4/2001 | 09/849,102 | | | Automatic Isolation In Loops | Canada | 4/27/1999 | 2330768 | _ | | Automatic Isolation In Loops | European Patent<br>Convention | 4/27/1999 | 99920075.1 | | | Automatic Isolation In Loops | Japan | 4/27/1999 | 2000-547718 | | | Scalable Hub | Canada | 4/28/1999 | 2330766 | | | Scalable Hub | European Patent<br>Convention | 4/28/1999 | 99918918.6 | | | Scalable Hub | Japan | 4/28/1999 | 2000-547739 | _ | | Hub Port With Constant Phase | Canada | 4/28/1999 | 2330743 | | | Hub Port With Constant Phase | European Patent<br>Convention | 4/28/1999 | 99918920.2 | | | Hub Port With Constant Phase | Japan | 4/28/1999 | 2000-547736 | | | Hub Port Without Jitter Transfer | Canada | 4/30/1999 | 2330012 | | | Hub Port Without Jitter Transfer | European Patent<br>Convention | 4/30/1999 | 99920190.8 | | | Hub Port Without Jitter Transfer | Japan | 4/30/1999 | 2000-547713 | | | Automatic Loop Segment Failure<br>Isolation | European Patent<br>Convention | 4/29/1999 | 99921567.6 | | | Automatic Loop Segment Failure<br>Isolation | Japan | 4/29/1999 | 2000-547716 | _ | | Elimination Of Invalid Data In Loop<br>Network | Canada | 4/30/1999 | 2330742 | - | | Elimination Of Invalid Data In Loop<br>Network | European Patent<br>Convention | 4/30/1999 | 99920157.7 | | | Elimination Of Invalid Data In Loop<br>Network | Japan | 4/30/1999 | 2000-547738 | _ | 6 | Title | Country/Region | Filing Date | Application # | Patent # | |---------------------------------------------------------------------|-------------------------------|-------------|-----------------|------------| | Node Insertion And Removal In A Loop<br>Network | Canada | 10/21/1999 | 2349584 | | | Node Insertion And Removal In A Loop<br>Network | European Patent<br>Convention | 10/21/1999 | 99970812.6 | | | Node Insertion And Removal In A Loop<br>Network | Japan | 10/21/1999 | 2000-577803 | | | Sanitizing Fibre Channel Frames | United States | 2/28/2003 | 10/376,659 | | | Sanitizing Fibre Channel Frames | Canada | 1/19/2000 | 2361453 | | | Sanitizing Fibre Channel Frames | European Patent<br>Convention | 1/19/2000 | 00970425.5 | | | Sanitizing Fibre Channel Frames | Japan | 1/19/2000 | 2001-505261 | | | Sanitizing Fibre Channel Frames | South Korca | 1/19/2000 | 10-2001-7009142 | | | Automatic Detection Of 8B/10B Data<br>Rates | European Patent<br>Convention | 12/2/1999 | 99965126.8 | | | Automatic Detection Of 8B/10B Data<br>Rates | Japan | 12/2/1999 | 2000-585740 | | | Automatic Detection Of 8B/10B Data<br>Rates | South Korea | 12/2/1999 | 10-2001-7006951 | | | Variable Access Fairness In A Fibre<br>Channel Arbitrated Loop | Canada | 8/2/2000 | 2380420 | | | Variable Access Fairness In A Fibre<br>Channel Arbitrated Loop | European Patent<br>Convention | 8/3/2000 | 00963784.4 | . <u>.</u> | | Variable Access Fairness In A Fibre<br>Channel Arbitrated Loop | Japan | 8/4/2000 | 2001-515567 | | | Variable Access Fairness In A Fibre<br>Channel Arbitrated Loop | South Korea | 8/5/2000 | 10-2002-7001404 | | | Detecting And Counting Node Port Loop<br>Initialization Origination | Canada | 8/16/2001 | 2419542 | | | Detecting And Counting Node Port Loop<br>Initialization Origination | European Patent<br>Convention | 8/16/20001 | 01964087.9 | | | Detecting And Counting Node Port Loop<br>Initialization Origination | Japan | 8/16/2001 | 2002-520485 | | | Detecting And Counting Node Port Loop<br>Initialization Origination | South Korea | 8/16/2001 | 10-2003-7002048 | | | Fiber Channel Star Hub | Canada | 10/9/2001 | 2425657 | | | Fiber Channel Star Hub | European Patent<br>Convention | 10/9/2001 | 01977709.3 | | | Fiber Channel Star Hub | Japan | 10/9/2001 | 2002-535334 | | | Fiber Channel Star Hub | South Korea | 10/9/2001 | 10-2003-7004898 | | | Title | Country/Region | Filing Date | Application # | Patent # | |---------------------------------------------------------------------------|-------------------------------|-------------|--------------------------------|----------| | Old-Port Node Detection And Hub Port<br>Bypass | Canada | 11/30/2001 | 2436865 | | | Old-Port Node Detection And Hub Port<br>Bypass | European Patent<br>Convention | 11/30/2001 | 01989810.5 | <u> </u> | | Old-Port Node Detection And Hub Port<br>Bypass | Japan<br> | 11/30/2001 | 2002-548935<br>- | | | Old-Port Node Detection And Hub Port<br>Bypass | Korca | 11/30/2001 | 10-2003-7007369 | | | Hardware Initialization With Or Without<br>Processor Intervention | United States | 2/7/2001 | 09/779,195 | | | Hardware Initialization With Or Without Processor Intervention | Canada | 2/6/2002 | 2435665 | | | Hardware Initialization With Or Without Processor Intervention | European Patent<br>Convention | 2/6/2002 | 02704401.5 | | | Hardware Initialization With Or Without<br>Processor Intervention | Japan | 2/6/2002 | 2002-563123 | | | Hardware Initialization With Or Without Processor Intervention | Котеа | 2/6/2002 | 10-2003-7010415 | | | Method For Determining Valid Bytes For<br>Multiple-Byte Burst Memories | United States | 10/12/2000 | 09/687,526 | | | Method For Determining Valid Bytes For<br>Multiple-Byte Burst Memories | Canada | 10/9/2001 | 2425660 | | | Method For Determining Valid Bytes For<br>Multiple-Byte Burst Memories | European Patent<br>Convention | 10/9/2001 | 01977710.1 | | | Method For Determining Valid Bytes For<br>Multiple-Byte Burst Memories | Japan | 10/9/2001 | 2002-534980 | | | Method For Determining Valid Bytes For<br>Multiple-Byte Burst Memories | Korea | 10/9/2001 | 10-2003-7005033 | | | Data Formatter For Shifting Data To<br>Correct Data Lancs | United States | 11/30/2001 | 10/000,848 | | | Data Formatter Employing Data Shifter<br>Based On The Destination Address | Canada | 7/30/2002 | awaiting application<br>number | | | Data Formatter Employing Data Shifter Based On The Destination Address | European Patent<br>Convention | 7/30/2002 | awaiting application<br>number | | | Data Formatter Employing Data Shifter<br>Based On The Destination Address | Japan | 7/30/2002 | awaiting application<br>number | | | Data Formatter Employing Data Shifter<br>Based On The Destination Address | Когеа | 7/30/2002 | 10-2004-7001454 | | | Direct Memory Access (DMA) Transfer<br>Buffer Processor | United States | 6/24/2002 | 10/179,816 | | | Title | Country/Region | Filing Date | Application # | Patent # | |--------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------|---------------------|----------| | Direct Memory Access (DMA) Transfer<br>Buffer Processor | WIPO | 12/10/2002 | PCT/US02/39551 | | | Tracking Deferred Data Transfers On A<br>System-Interconnect Bus | United States | 4/17/2002 | 10/125,101 | | | Tracking Deferred Data Transfers On A<br>System-Interconnect Bus | wрo | 12/10/2002 | PCT/US02/39549<br>- | | | Receiving Data From Interleaved<br>Multiple Concurrent Transactions In A<br>FIFO Memory | United States | 4/10/2002 | 10/120,733 | | | Receiving Data From Interleaved Multiple Concurrent Transactions In A FIFO Memory | WIPO | 5/9/2002 | PCT/US02/14815 | | | Supercharge Mcssage Exchanger | United States | 12/10/2002 | 10/316,604 | | | Supercharge Message Exchange | WPO | 12/11/2002 | PCT/US02/39788 | <u> </u> | | Phase-Locked Loop (PLL) Circuit For<br>Selectively Correcting Clock Skew In<br>Different Modes | United States | 3/3/2003 | 10/379,776 | | | Phase-Locked Loop (PLL) Circuit For<br>Selectively Correcting Clock Skew In<br>Different Modes | WIPÓ | 12/12/2002 | PCT/US02/40131 | | | Computer Interface From Direct Mapping Of Application Data | Canada | 12/3/1997 | 2274031 | _ | | Computer Interface From Direct Mapping Of Application Data | European Patent<br>Convention | 12/3/1997 | 97950879.3 | _ | | Computer Interface From Direct Mapping Of Application Data | Japan | 12/3/1997 | Н10-525871 | | | System For Transferring Information Between Devices Over Virtual Circuit Established Therebetween Using Computer Network | Australia | 4/27/1999 | 766026 | | | System For Transferring Information Between Devices Over Virtual Circuit Established Therebetween Using Computer Network | Canada | 4/27/1999 | 2329366 | | | System For Transferring Information Between Devices Over Virtual Circuit Established Therebetween Using Computer Network | Europe Patent<br>Convention | 4/27/1999 | 99918855.0 | | | System For Transferring Information Between Devices Over Virtual Circuit Established Therebetween Using Computer Network | Japan | 4/27/1999 | 2000-546308 | | | System And Method For Regulating<br>Message Flow In A Digital Data Network | United States | 3/11/2003 | 10/386,642 | | • | Title | Country/Region | Filing Date | Application # | Patent # | |------------------------------------------------------------------------------------------------------|-------------------------------|-------------|--------------------------------|----------| | System And Method For Regulating Message Flow In A Digital Data Network | Australia | 4/23/1999 | 38679/99 | | | System And Method For Regulating<br>Message Flow In A Digital Data Network | Canada | 4/23/1999 | 2329357 | | | System And Method For Regulating<br>Message Flow In A Digital Data Network | European Patent<br>Convention | 4/23/1999 | 99921477.8 | | | System And Method For Regulating<br>Message Flow In A Digital Data Network | Japan | 4/23/1999 | 2000-545110 | | | System And Method For Scheduling<br>Message Transmission And Processing In<br>A Digital Data Network | United States | 4/23/1998 | 09/065,115 | | | System And Method For Scheduling<br>Message Transmission And Processing In<br>A Digital Data Network | Canada | 4/23/1999 | 2329542 | | | System And Method For Scheduling<br>Message Transmission And Processing In<br>A Digital Data Network | Europe Patent<br>Convention | 4/23/1999 | 99920035.5 | | | System And Method For Scheduling<br>Message Transmission And Processing In<br>A Digital Data Network | Japan | 4/23/1999 | 2000-545109 | | | Distributed Switch And Connection Control Arrangement And Method For Digital Communications Network | Canada | 5/1/1999 | 2,329,367 | | | Distributed Switch And Connection Control Arrangement And Method For Digital Communications Network | European Patent<br>Convention | 5/1/1999 | 99921625.2 | | | Distributed Switch And Connection Control Arrangement And Method For Digital Communications Network | Japan | 5/1/1999 | 2000-547737 | | | Distributed Switch And Connection Control Arrangement And Method For Digital Communications Network | United States | 7/3/1999 | 09/347,709 | | | System With Multiple Path Fail Over,<br>Fail Back And Load Balancing | . United States | 10/21/2002 | 10/278,189 | | | System With Multiple Path Fail Over,<br>Fail Back And Load Balancing | WIPO | 10/21/2003 | PCT/US03/33481 | | | Abstracted Node Discovery | United States | 2/28/2003 | 10/377,496 | | | Abstracted Node Discovery | WIPO | 10/8/2003 | PCT/US03/32407 | | | Zero-Configuration Auto-Discovery For<br>Network Storage | United States | 2/12/2003 | 10/365,963 | | | Zero-Configuration Auto-Discovery For<br>Network Storage | WIPO | 2/6/2004 | awaiting application<br>number | | | Title | Country/Region | Filing Date | Application # | Patent # | |---------------------------------------------------------------------------------------|----------------|-------------|--------------------------------|----------| | Zero-Configuration Auto-Discovery For<br>Network Storage | Taiwan | 2/12/2004 | awaiting application<br>number | | | Direct Memory Access Controller System | United States | 12/19/2002 | 10/324,310 | | | Direct Memory Access Controller System | WIPO | 12/11/2003 | PCT/US03/39583 | | | Direct Memory Access Controller System | Taiwan | 12/19/2003 | 092136165 | | | Direct Data Placement | United States | 3/24/2003 | 10/396,985 | | | Network Configuration Synchronization<br>for Hardware Accelerated Network<br>Protocol | United States | 10/24/2002 | 10/280,503 | | | Virtual Interface Over A Transport<br>Protocol | United States | 8/28/2003 | 10/651,426 | | | Method Of Queuing Fibre Channel<br>Receive Frames | United States | 3/4/2003 | 10/382,728 | | | Method Of Queuing Fibre Channel<br>Receive Frames | WIPO | 10/16/2003 | PCT/US03/33035 | | | Remote Management System | United States | 10/21/2002 | 10/277,922 | | | Remote Management System | WIPO | 10/21/2003 | PCT/US03/33581 | | | Message Logging | United States | 11/4/2002 | 10/288,616 | | | Message Logging | WIPO | 11/4/2003 | PCT/US03/35121 | | | Virtual Peripheral Component<br>Interconnect Multi-Function Device | United States | 4/3/2003 | 10/407,031 | | | Avoiding Port Collisions In Hardware-<br>Accelerated Network Protocol | United States | 4/22/2003 | 10/421,495 | | | Reverse Message Writes And Reads | United States | 4/23/2003 | 10/422,581 | | | Memory Management | United States | 1/9/2003 | 10/340,078 | | | Mcmory Management | WIPO | 12/19/2003 | PCT/US03/40967 | | | Memory Management | Таіwап | 12/30/2003 | 092137494 | |