| Form ATO-1595 | 2003 U.S. DEPARTMENT OF COMM | |--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------| | | U.S. Patent and Trademark | | Tab settings ⇔⇔ | Please record the analyted original documents or copy thereof. | | Name of conveying party(ies): Altera Corporation | Name and address of receiving party(ies) Name: PTS Corporation Internal Address: | | Additional name(s) of conveying party(ies) attached? Yes X No | | | Nature of conveyance: X Assignment Merger | | | Security Agreement Change of Name | Street Address: 101 Innovation Drive | | Other | City: San Jose State: CA Zip: 95134 | | Execution Date <u>December 20, 2002, April 7, 2003</u> | City: San Jose State: CA Zip: 95134 Additional name(s) & address(es) attached? Yes X | | Application number(s) or patent number(s): | | | If this document is being filed together with a new application, th | e execution date of the application is: | | A. Patent Application No.(s) See attached sheet. | B. Patent No.(s) See attached sheet. | | Additional numbers a | attached? X Yes No | | <ol><li>Name and address of party to whom correspondence<br/>concerning document should be mailed:</li></ol> | Total number of applications and patents involved: | | Name <u>: Peter H. Priest</u> | | | Priest & Goldstein, PLLC | 7. Total fee (37 CFR 3.41)\$ 2,360.00 | | Internal Address: | Enclosed | | | (no fee enclosed as the \$2,360.00 was previousl paid) | | Street Address 5045 Southeads Drive | Credit any overpayment or charge any underpayment to Deposit Account | | Street Address: 5015 Southpark Drive | underpayment to Deposit Account | | Suite 230 | 8. Deposit account number: | | City: <u>Durham</u> State: <u>NC</u> Zip: <u>27713-7736</u> | 50-1058 | | | (Attach duplicate copy of this page if paying by deposit account | | | SE THIS SPACE | | 9. Statement and signature. | | | To the best of my knowledge and belief, the foregoing in<br>Is a true copy of the original document. | nrormation is true and correct and any attached copy | | Peter H. Priest Name of Person Signing | November 19, 2003 Signature Date | | | 3 | | 1 <i>1</i> - <i>T</i> | t, attachments, and documents: I38I | | Total number of pages including cover shee Mail documents to be recorded with | t, attachments, and documents: [38] th required cover sheet information to: Trademarks, Box Assignments | PATENT REEL: 014683 FRAME: 0914 ## Continuation of Item 4 from Recordation Form Cover Sheet ## **US. Patent Applications** 09/598,566 09/432,705 09/747,056 09/337,839 09/599,980 09/598,567 09/598,564 09/598,558 09/598,084 09/711,218 09/791,940 09/791,256 09/792,819 10/004,010 09/853,989 09/886,855 10/116,221 10/013,908 10/004,578 09/783,156 10/131,941 09/796,040 10/136,651 10/282,925 10/119,660 10/282,919 09/969,077 10/036,789 10/073,782 10/114,652 10/114,646 10/254,049 10/254,012 10/254,105 ## Continuation of Item 4 from Recordation Form Cover Sheet ## **U.S. Patents** 6,023,753 6,167,502 6,151,668 6,343,356 6,167,501 6,101,592 6,173,389 6,216,223 6,366,999 6,219,776 6,446,190 6,397,324 6,356,994 6,256,683 6,260,082 6,338,129 6,408,382 6,321,322 6,366,997 6,446,191 6,470,441 6,467,036 6,430,677 6,453,367 6,457,073 #### ASSIGNMENT AND TRANSFER OF PATENTS WHEREAS, Altera Corporation, a Delaware corporation, with offices at 101 Innovation Drive, San Jose, California, 95134 ("Assignor") owns certain patent applications and/or registrations, as listed in Exhibit A attached hereto and incorporated herein by this reference ("Patents"); and WHEREAS, PTS Corporation, a Delaware corporation, with offices at 101 Innovation Drive, San Jose, California 95134 ("Assignee"), desires to acquire all of the right, title and interest of Assignor in, to and under the Patents; WHEREAS, Assignor and Assignee have entered into an agreement providing for the assignment of, among other things, all right, title and interest in and to the Patents and in and to the registrations for same from Assignor to Assignee. The parties wish to enter into this assignment to effect the legal and beneficial transfer of all rights in and to the Patents and to fully vest the same in the Assignee; NOW, THEREFORE, for good and valuable consideration, the receipt and sufficiency of which are hereby acknowledged, Assignor does hereby irrevocably sell, assign, transfer and convey unto Assignee all of its right, title and interest in and to the Patents, including all divisions, continuations, continuations-in-part, reexaminations, substitutions, reissues, extensions and renewals of the applications and registrations for the Patents (and the right to apply for any of the foregoing); all rights to causes of action and remedies related thereto (including, without limitation, the right to sue for past, present or future infringement, misappropriation or violation of rights related to the foregoing); and any and all other rights and interests arising out of, in connection with or in relation to the Patents throughout the universe, including without limitation all foreign counterparts and foreign equivalents of any of the foregoing. Assignor authorizes and requests the patent officials in the United States and in any and all foreign jurisdictions to issue any and all letters patent and foreign counterparts or equivalents thereof to PTS Corporation, as assignee of the entire interest of Assignor therein, and covenants that Assignor has full right to convey the entire interest herein assigned and that Assignor has not executed and will not execute any agreements in conflict herewith. Assignor further agrees, for itself, its successors and assigns, to execute such further documents and to perform such further lawful acts as may reasonably be required to effectuate this assignment. 1 PATENT REEL: 014683 FRAME: 0917 IN WITNESS WHEREOF, Assignor and Assignee have caused this assignment to be duly executed by an authorized officer to be effective April 7, 2003. ### ALTERA CORPORATION Bornh & Thi Name: Derek E. Minihane Title: Director, IP Law and Assistant Secretary COUNTY OF SWITE LINE Notary Public IDA SEGOVIA Commission # 1302701 Notary Public - California Senta Clars County My Comm. Engine Apr 28, 2006 # EXHIBIT A # **PATENTS** | Client No. | Title | Country. | Inventors | Application No. | |--------------|--------------------------------------------------------------------|-------------------|----------------------------|-----------------| | | Filing Date | Patent No. | | | | 800.0001 | Manifold Array Processor 6/30/1997 | U.S.<br>6,023,753 | Pechanek, G | 08/885,310 | | 800.0001-PCT | Manifold Array Processor<br>6/24/1998 | PCT | Kurak, Jr., | PCT/US98/13111 | | 800.0001-EP | Manifold Array Processor<br>6/24/1998 | EP<br>1002279 | | 98932831.5-2201 | | 800.0001-CA | Manifold Array Processor<br>6/24/1998 | CA | | 2,295,109 | | 800.0001-CN | Manifold Array Processor 6/24/1998 | CN | | 98806757.9 | | 800.0001-IL | Manifold Array Processor 6/24/1998 | IL | | 133,691 | | 800.0001-JP | Manifold Array Processor 6/24/1998 | JР | | 11-505670 | | 800.0001-KR | Manifold Array Processor 6/24/1998 | KR | | 10-1999-7012547 | | 800.0001-MX | Manifold Array Processor 6/24/1998 | MX | | 09911982 | | 800.0002 | Method and Apparatus for 10/10/1997 | U.S.<br>6,167,502 | Pechanek, G | 08/949,122 | | | Manifold Array Processing | | Pitsianis, N<br>Barry, E | | | 800.0002-PCT | Method and Apparatus for 10/9/1998 | PCT | Daily, E | PCT/US98/21478 | | 800.0002-EP | Manifold Аттау Processing<br>Method and Apparatus for<br>10/9/1998 | EP<br>1034484 | | 98954956.3 | | 800.0002-CA | Manifold Array Processing Method and Apparatus for 10/9/1998 | CA | | 2,305,221 | | 800.0002-CN | Manifold Array Processing<br>Method and Apparatus for<br>10/9/1998 | CN | | 98809446.0 | | 800.0002-IL | Manifold Array Processing<br>Method and Apparatus for<br>10/9/1998 | IL | | 135,535 | | 800.0002-JP | Manifold Array Processing<br>Method and Apparatus for<br>10/9/1998 | JP | | 2000-516291 | | 800.0002-KR | Manifold Array Processing Method and Apparatus for 10/9/1998 | KR | | 10-2000-7003864 | | 800.0002-MX | Manifold Array Processing<br>Method and Apparatus for<br>10/9/1998 | MX | | 3003 | | | Manifold Array Processing | | | | | 800.0004 | Methods and Apparatus for 11/6/1998 | U.S.<br>6,151,668 | Pechanek, G | 09/187,539 | | | Efficient Synchronous MIMD Operations with iVLIW PE-to-PE | -,, | Drabenstott,<br>Revilla, J | | A-1 PATENT REEL: 014683 FRAME: 0919 | 800.0004-PCT | Methods and Apparatus for 11/6/1998 | PCT | | PCT/US98/23650 | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------|-----------------| | 800.0004-EP | Efficient Synchronous MIMD Operations with iVLIW PE-to-PE Methods and Apparatus for 11/6/1998 Efficient Synchronous MIMD Operations with iVLIW PE-to-PE | EP<br>1029266 | | 98957630.1 | | 800.0004-CA | Methods and Apparatus for 11/6/1998 | CA | | 2,310,584 | | 800.0004-CN | Efficient Synchronous MIMD Operations with iVLIW PE-to-PE Methods and Apparatus for 11/6/1998 Efficient Synchronous MIMD Operations with iVLIW PE-to-PE | CN | | 98810767.8 | | 800.0004-IL | Methods and Apparatus for | IL | | 135,953 | | 800.00 <b>0</b> 4-JP | 11/6/1998 Efficient Synchronous MIMD Operations with iVLIW PE-to-PE Methods and Apparatus for | JР | | 2000 51092 | | 000,000, 21 | 11/6/1998 | 31 | | 2000-51983 | | | Efficient Synchronous MIMD Operations with iVLIW PE-to-PE | | | | | 800.0004-KR | Methods and Apparatus for 11/6/1998 Efficient Synchronous MIMD Operations with iVLIW PE-to-PE | KR | | 10-2000-7004975 | | 800.0004-MX | Methods and Apparatus for<br>11/6/1998<br>Efficient Synchronous MIMD | MX | | 3803 | | | Operations with iVLIW PE-to-PE | | | | | 800.0004.PROV | Methods and Apparatus for 11/7/1997 | U.S. | Pechanek, G | 60/064,619 | | | Efficient Synchronous MIMD VLIW Communication | | Drabenstott,<br>Revilla, J | | | 800.0011 | Methods and Apparatus for 10/9/1998 | U.S.<br>6,343,356 | Pechanek, G | 09/169,255 | | | Dynamic Instruction Controlled Reconfiguration Reg | 0,343,330 | Ваггу, Е | | | 800.0011.PROV | Methods and Apparatus for 7/9/1998 | U.S. | Pechanek, G | 60/092,148 | | | Dynamic Instruction Controlled Reconfiguration Reg | | Ваггу, Е | | | 800.0012 | Methods and Apparatus for 10/9/1998 | U.S.<br>6,167,501 | Barry, E | 09/169,256 | | | ManArray PE-PE Switch Control | 0,107,301 | Pechanek, G | | | 800.0012-PCT | Methods and Apparatus for 10/8/1999 | PCT | Drabenstott, | PCT/US99/23493 | | 800.0012-EP | ManArray PE-PE Switch Control<br>Methods and Apparatus for<br>10/8/1999 | EP<br>1137999 | | 99953107.2 | | 800.0012-ЈР | ManArray PE-PE Switch Control<br>Methods and Apparatus for<br>10/8/1999 | JP | | 2000-576380 | | | ManArray PE-PE Switch Control | | | | | 800.0012.PROV | Methods and Apparatus for 6/5/1998 | U.S. | Вагту, Е | 60/088,148 | |-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------|--------------------------------------| | | ManArray PE-PE Switch Control | | Pechanek, G<br>Drabenstott, | | | 800.0013 | Methods and Apparatus for 12/18/1998 | U.S.<br>6,101,592 | Pechanek, G | 09/215,081 | | | Scalable Instruction Set | 0,101,392 | Barry, E | | | 800.0013-PCT | Architecture with Dynamic Comp Methods and Apparatus for | РСТ | Revilla, J | PCT/US99/29516 | | | 12/14/1999 | | | 1 01/03/7/29310 | | | Scalable Instruction Set Architecture with Dynamic Comp | | | | | 800.0013-EP | Methods and Apparatus for 12/14/1999 | EP | | 99968117.4 | | | Scalable Instruction Set | | | | | 800.0013-IL | Architecture with Dynamic Comp | 11 | | 1.42.421 | | 800.0013-11 | Methods and Apparatus for 12/14/1999 | IL | | 143,431 | | | Scalable Instruction Set | | | | | 800.0013-ЈР | Architecture with Dynamic Comp Methods and Apparatus for | JР | | 2000-590073 | | | 12/14/1999 | | | 2000 370073 | | | Scalable Instruction Set Architecture with Dynamic Comp | | | | | 800.0013.PROV | Methods and Apparatus for | U.S. | Pechanek, G | 60/069 031 | | | 12/18/1997 | 0.3. | i cellaliek, G | 60/068,021 | | | Scalable Instruction Set<br>Architecture | | Barry, E<br>Drabenstott, | | | 800.0016 | Methods and Apparatus for 12/4/1998 | U.S.<br>6,173,389 | Pechanek, G | 09/205,588 | | | Dynamic Very Long Instruction Word Sub-Instruction Selection | | Revilla, J<br>Barry, E | | | 800.0016-PCT | System for Dynamic VLIW 12/2/1999 | PCT | Dairy, L | PCT/US99/28506 | | | Sub-Instruction Selection for<br>Execution Time Parallelism in | | | | | 800.0016-EP | System for Dynamic VLIW | EP | | | | | | | | 99965084.9 | | | 12/2/1999 Sub-Instruction Selection for | 1247196 | | 99965084.9 | | 000 0016 70 | Sub-Instruction Selection for<br>Execution Time Parallelism in | | | 99965084.9 | | 800.0016-ЈР | Sub-Instruction Selection for | 1247196<br>JP | | 99965084.9<br>2000-596762 | | 800.0016- <b>л</b> Р | Sub-Instruction Selection for<br>Execution Time Parallelism in<br>System for Dynamic VLIW<br>12/2/1999<br>Sub-Instruction Selection for | | | | | 800.0016- <b>J</b> Р<br>800.0016-IL | Sub-Instruction Selection for<br>Execution Time Parallelism in<br>System for Dynamic VLIW<br>12/2/1999<br>Sub-Instruction Selection for<br>Execution Time Parallelism in | JР | | 2000-596762 | | | Sub-Instruction Selection for<br>Execution Time Parallelism in<br>System for Dynamic VLIW<br>12/2/1999<br>Sub-Instruction Selection for<br>Execution Time Parallelism in<br>System for Dynamic VLIW<br>12/2/1999 | | | | | | Sub-Instruction Selection for<br>Execution Time Parallelism in<br>System for Dynamic VLIW<br>12/2/1999<br>Sub-Instruction Selection for<br>Execution Time Parallelism in<br>System for Dynamic VLIW | JР | | 2000-596762 | | | Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in Method and Apparatus for | JР | Revilla, J | 2000-596762 | | 800.0016-IL | Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in Method and Apparatus for 12/4/1997 | JР | · | 2000-596762<br>143,430 | | 800.0016-IL | Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in Method and Apparatus for | JР | Revilla, J<br>Barry, E<br>Pechanek, G | 2000-596762<br>143,430 | | 800.0016-IL | Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in Method and Apparatus for 12/4/1997 Dynamically Modifying Instructions in a Very Long In Methods and Apparatus to | JP IL U.S. | Barry, E | 2000-596762<br>143,430 | | 800.0016-IL<br>800.0016.PROV | Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in System for Dynamic VLIW 12/2/1999 Sub-Instruction Selection for Execution Time Parallelism in Method and Apparatus for 12/4/1997 Dynamically Modifying Instructions in a Very Long In | JP<br>IL<br>U.S. | Barry, E<br>Pechanek, G | 2000-596762<br>143,430<br>60/067,511 | | 800.0017-PCT | Methods and Apparatus to 1/10/2000 | РСТ | | PCT/US00/00569 | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------|-----------------| | 800.0017-EP | Dynamically Reconfigure the Instruction Pipeline of Indire Methods and Apparatus to 1/10/2000 | EP | | 00903213.7-2201 | | 800.0017-IL | Dynamically Reconfigure the Instruction Pipeline of an Ind Methods and Apparatus to 1/10/2000 Dynamically Reconfigure the | IL | | 144,162 | | 800.0017-JP | Instruction Pipeline of an Ind<br>Methods and Apparatus to<br>1/10/2000<br>Dynamically Reconfigure the | JP | | 2000-594009 | | 800.0017.PROV | Instruction Pipeline of an Ind Methods and Apparatus to 1/12/1998 | U.S. | Revilla, J | 60/071,248 | | | Dynamically Expand the Instruction Pipeline of a Very | | | | | 800.0021 | Methods and Apparatus to 1/28/1999 Support Conditional Execution | U.S.<br>6,366,999 | Drabenstott, Pechanek, G | 09/238,446 | | 800.0021-PCT | in a VLIW-Based Array Processo<br>Methods and Apparatus to<br>1/24/2000 | PCT | Barry, E | PCT/US00/01803 | | 800.0021-EP | Support Conditional Execution<br>in a VLIW-Based Array Processo<br>Methods and Apparatus to<br>1/24/2000<br>Support Conditional Execution | EP<br>1196855 | | 00911637.7 | | 800.0021-IL | in a VLIW-Based Array Processo<br>Methods and Apparatus to<br>1/24/2000 | IL | | 144,562 | | 800.0021-ЈР | Support Conditional Execution<br>in a VLIW-Based Array Processo<br>Methods and Apparatus to<br>1/24/2000<br>Support Conditional Execution<br>in a VLIW-Based Array Processo | JP | | 2000-596471 | | 800.0021.PROV | Methods and Apparatus to 1/28/1998 Support Conditional Execution | U.S. | Drabenstott, Pechanek, G | 60/072,915 | | 800.0022 | in a VLIW-Based Array Processo Merged Array Controller with | U.S. | Revilla, J Pechanek, G | 09/169,072 | | 800.0022-PCT | 10/9/1998 Processing Element Methods and Apparatus for 10/8/1999 | 6,219,776<br>PCT | Revilla, J | PCT/US99/23495 | | 800.0022-EP | Dynamically Merging an Array<br>Controller with an Array Proce<br>Methods and Apparatus for<br>10/8/1999 | EP<br>1127316 | | 99953109.8 | | 800.0022-JP | Dynamically Merging an Array Controller with an Array Proce Methods and Apparatus for 10/8/1999 Dynamically Merging an Array | JP | | 2000-576374 | | | comone: war an imay i rocc | | | | |---------------|-------------------------------------------------------------------|-------------------|----------------------------|----------------| | 800.0022.PROV | Methods and Apparatus for 3/10/1998 | U.S. | Pechanek, G | 60/077,457 | | | Dynamically Merging an Array Controller with an Array Proce | | Revilla, J | | | 800.0023 | Register File Indexing 3/12/1999 | U.S.<br>6,446,190 | Barry, E | 09/267,570 | | | Methods and Apparatus for<br>Providing Indirect Control of | | Pechanek, G<br>Marchand, P | | | 800.0023-PCT | Register File Indexing<br>3/9/2000<br>Methods and Apparatus for | PCT | manuality, 1 | PCT/US00/06334 | | | Providing Indirect Control of | | | | | 800.0023-EP | Register File Indexing 3/9/2000 | EP | | 00913887.6 | | | Methods and Apparatus for<br>Providing Indirect Control of | | | | | 800.0023-CA | Register File Indexing 3/9/2000 | CA | | | | | Methods and Apparatus for<br>Providing Indirect Control of | | | | | 800.0023-IL | Register File Indexing 3/9/2000 | IL | | 144,970 | | | Methods and Apparatus for | | | | | 800.0023-JP | Providing Indirect Control of Register File Indexing | ID | | 2000 (0.4202 | | 800.0023-31 | 3/9/2000 | JP | | 2000-604303 | | | Methods and Apparatus for Providing Indirect Control of | | | | | 800.0023.PROV | Register File Indexing 3/12/1998 | U.S. | Barry, E | 60/077,766 | | | Methods and Apparatus for<br>Providing Indirect Control of | | | | | 800.0024 | Accessing Tables in Memory | U.S. | Barry, E | 09/596,103 | | | 6/16/2000 | 6,397,324 | | , | | | Banks Using Load and Store<br>Address Generators Sharing Sto | | Kurak, Jr., | | | 800.0024-PCT | Methods and Apparatus for 5/10/2001 | PCT | Pechanek, G | PCT/US01/15232 | | | Data Dependent Address | | | | | 800.0024-EP | Operations and Efficient Varia Methods and Apparatus for | EP | | 01025227.5 | | 0000000 | 5/10/2001 | Li | | 01935327.5 | | | Data Dependent Address Operations and Efficient Varia | | | | | 800.0024.PROV | Methods and Apparatus for 6/18/1999 | U.S. | Вагту, Е | 60/139,946 | | | Data Dependent Address Operations and Efficient Varia | | Kurak, Jr.,<br>Pechanek, G | | | 800.0025 | Methods and Apparatus for 6/21/2000 | U.S. | Barry, E | 09/598,566 | | | Generalized Event Detection | | Marchand, P | | | 800.0025-PCT | and Action Specification in a Methods and Apparatus for 6/21/2000 | PCT | Pechanek, G | PCT/US00/40273 | | | Generalized Event Detection | | | | Controller with an Array Proce | 800.0025-EP | and Action Specification in a<br>Methods and Apparatus for<br>6/21/2000<br>Generalized Event Detection | EP | | 00955904.8 | |---------------|--------------------------------------------------------------------------------------------------------|-------------------|----------------------------|----------------| | 800.0025.PROV | and Action Specification in a Methods and Apparatus for 6/21/1999 | U.S. | Ватгу, Е | 60/140,245 | | | Generalized Event Detection and Action Specification in a | | Marchand, P<br>Pechanek, G | | | 800.0026 | Methods and Apparatus for 11/2/1999 | U.S. | Kurak, Jr., | 09/432,705 | | | Improved Motion Estimation for Video Encoding | | Moller, C | | | 800.0026-PCT | Methods and Apparatus for 11/2/1999 | PCT | | PCT/US99/25707 | | | Improved Motion Estimation for Video Encoding | | | | | 800.0026-EP | Improved Motion Estimation 11/2/1999 | EP<br>1157559 | | 99971615.2 | | 800.0026-JP | Methods and Apparatus for 11/2/1999 | JP | | 2000-580388 | | | Improved Motion Estimation for Video Encoding | | | | | 800.0026-IL | Methods and Apparatus for 11/2/1999 | IL | | 142,856 | | | Improved Motion Estimation for Video Encoding | | | | | 800.0026.PROV | Methods and Apparatus for 11/3/1998 | U.S. | | 60/106,867 | | | Improved Motion Estimation for Video Encoding | | | | | 800.0027 | Methods and Apparatus for 7/9/1999 | U.S.<br>6,356,994 | Ваггу, Е | 09/350,191 | | | Instruction Addressing in<br>Indirect VLIW Processors | | Pechanek, G | | | 800.0027-PCT | Methods and Apparatus for 7/7/2000 | PCT | | PCT/US00/40143 | | | Instruction Addressing in Indirect VLIW Processors | | | | | 800.0027-EP | Methods and Apparatus for 6/7/2000 | EP | | 00943442.4 | | | Instruction Addressing in<br>Indirect VLIW Processors | | | | | 800.0027.PROV | Methods and Apparatus for 7/9/1998 | U.S. | Ватгу, Е | 60/092,130 | | | Instruction Addressing in<br>Indirect VLIW Processors | | | | | 800.0028 | Methods and Apparatus for 12/22/2000 | U.S. | Barry, E | 09/747,056 | | | Loading a Very Long<br>Instruction Word Memory | | Pechanek, G | | | 800.0028.PROV | Methods and Apparatus for 12/23/1999 | U.S. | Ваггу, Е | 60/171,911 | | | Loading a Very Long Instruction Word Memory | | Pechanek, G | | | 800.0029 | Efficient Complex 6/22/1999 | U.S. | Pitsianis, N | 09/337,839 | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------|----------------| | 800.0029-PCT | Multiplication and Fast<br>Fourier Transform (FFT) Implem<br>Efficient Complex<br>10/8/1999 | РСТ | Pechanek, G<br>Rodriguez, R | PCT/US99/23494 | | 800.0029-EP | Multiplication and Fast Fourier Transform (FFT) Implem Efficient Complex 10/8/1999 | EP<br>1141819 | | 99953108.0 | | 800.0029-JP | Multiplication and Fast Fourier Transform (FFT) Implem Efficient Complex 10/8/1999 Multiplication and Fast Fourier Transform (FFT) Implem | JP | | 2000-576342 | | 800.0029.CPA | Efficient Complex 6/22/1999 | U.S. | Pitsianis, N | 09/337,839 | | | Multiplication and Fast<br>Fourier Transform (FFT) Implem | | Pechanek, G<br>Rodriguez, R | | | 800.0029.PROV | Efficient Complex<br>10/9/1998<br>Multiplication and Fast<br>Fourier Transform (FFT) Implem | U.S. | Pitsianis, N | 60/103,712 | | 800.0030 | Methods and Apparatus for 12/23/1999 Providing Direct Memory | U.S.<br>6,256,683 | Ватту, Е | 09/472,372 | | 800.0030-PCT | Access Control Methods and Apparatus for 12/19/2000 Providing Direct Memory | PCT | | PCT/US00/34456 | | 800.0030-EP | Access Control Methods and Apparatus for 12/19/2000 Providing Direct Memory Access Control | ЕР | | 00986567.6 | | 800.0030.PROV | Methods and Apparatus for 12/23/1998 Providing Direct Memory Access (DMA) Engine | U.S. | Barry, E<br>Wolff, E | 60/113,637 | | 800.0031 | Methods and Apparatus for 12/23/1999 | U.S.<br>6,260,082 | Barry, E | 09/471,217 | | 800.0031-PCT | Providing Data Transfer<br>Methods and Apparatus for<br>12/19/2000 | PCT | Wolff, E | PCT/US00/34454 | | 800.0031-EP | Providing Data Transfer<br>Methods and Apparatus for<br>12/19/2000<br>Providing Data Transfer | EP | | 00988150.9 | | 800.0031.PROV | Methods and Apparatus 12/23/1998 | U.S. | Barry, E | 60/113,555 | | 800.0032 | Providing Transfer Control Manifold Array Processor 6/1/1999 | U.S.<br>6,338,129 | Wolff, E Pechanek, G | 09/323,609 | | | | | Kurak, Jr., | | |---------------|------------------------------------------------------------------------------------------------------|------|----------------------------|----------------| | 800.0034 | Methods and Apparatus for 6/22/2000 | U.S. | Pechanek, G | 09/599,980 | | | Parallel Processing Utilizing a Manifold Array (ManArray) Ar | | Strube, D<br>Barry, E | | | 800.0034.PROV | Methods and Apparatus for 6/22/1999 | U.S. | Pechanek, G | 60/140,425 | | | Parallel Processing Utilizing<br>a Manifold Array (ManArray) Ar | | Strube, D<br>Barry, E | | | 800.0035 | Methods and Apparatus for 6/21/2000 | U.S. | Moller, C | 09/598,567 | | | Improved Efficiency in Pipeline Simulation and Emulat | | Busboom, C<br>Schneider, D | | | 800.0035.PROV | Methods and Apparatus for 6/21/1999 | U.S. | Moller, C | 60/140,163 | | | Improved Efficiency in<br>Pipeline Simulation and Emulat | | | | | 800.0036 | Methods and Apparatus for 6/21/2000 | U.S. | Pechanek, G | 09/598,564 | | | Initiating and Resynchronizing Multi-Cycle SI | | Strube, D<br>Wolff, E | | | 800.0036-PCT | Methods and Apparatus for 6/21/2000 Initiating and | PCT | , | PCT/US00/40283 | | 800.0036-EP | Resynchronizing Multi-Cycle SI<br>Methods and Apparatus for<br>6/21/2000 | ЕР | | 00960114.7 | | | Initiating and Resynchronizing Multi-Cycle SI | | | • | | 800.0036.PROV | Methods and Apparatus for 6/21/1999 | U.S. | Pechanek, G | 60/140,162 | | | Initiating and Resynchronizing Multi-Cycle SI | | Strube, D<br>Morris, G | | | 800.0037 | Methods and Apparatus for 6/21/2000 | U.S. | Barry, E | 09/598,558 | | 800.0037-PCT | Providing Manifold Array<br>(ManArray) Program Context Swi<br>Methods and Apparatus for<br>6/21/2000 | PCT | Pechanek, G<br>Strube, D | PCT/US00/40272 | | 800.0037-EP | Providing Manifold Array<br>(ManArray) Program Context Swi<br>Methods and Apparatus for<br>6/21/2000 | EP | | 00955903.0 | | | Providing Manifold Array<br>(ManArray) Program Context Swi | | | | | 800.0037.PROV | Methods and Apparatus for 6/21/1999 | U.S. | Barry, E | 60/140,244 | | | Providing One-by-One Manifold<br>Array (1x1 ManArray) Program C | | Strube, D | | | 800.0038 | Methods and Apparatus for 6/21/2000 | U.S. | Barry, E | 09/598,084 | | | Establishing Port Priority Functions in a VLIW Processor | | Wolff, E<br>Marchand, P | | | 800.0038-PCT | Methods and Apparatus for 6/21/2000 | PCT | | PCT/US00/40263 | |-----------------|-------------------------------------------------------------|-----------|----------------|--------------------| | | Establishing Port Priority | | | | | 900 0030 FB | Functions in a VLIW Processor | T.D. | | | | 800.0038-EP | Methods and Apparatus for | EP | | 00951075.1 | | | 6/21/2000 Establishing Port Priority | | | | | | Functions in a VLIW Processor | | | | | | i diletions in a VEIW 1 locessor | | | | | 800.0038.PROV | Methods and Apparatus for | U.S. | Barry, E | 60/140,325 | | | 6/21/1999 | 0.0. | Dully, D | 00/140,525 | | | Establishing Port Priority | | | | | | Functions in a VLIW Processor | | | | | 000 0000 | | | | | | 800.0039 | Methods and Apparatus for | U.S. | Pechanek, G | 09/422,015 | | | 10/21/1999 | 6,408,382 | | | | | Abbreviated Instruction Sets | | Kurak, Jr., | | | 800.0039-PCT | Adaptable to Configurable Proc<br>Methods and Apparatus for | DCT | Larsen, L | DCT/LICON/2002 | | 800.0039-1 C I | 10/16/2000 | PCT | | PCT/US00/28622 | | | Abbreviated Instruction and | | | | | | Configurable Processor Archite | | | | | 800.0039-EP | Methods and Apparatus for | EP | | 00970952.8 | | | 10/16/2000 | | | 00370302.0 | | | Abbreviated Instruction and | | | | | | Configurable Processor Archite | | | | | 000 00 40 | | | | | | 800.0040 | Methods and Apparatus for 11/9/2000 | U.S. | Kurak, Jr., | 09/711,218 | | | Efficient Cosine Transform | | D 1 1 C | | | | Implementations | | Pechanek, G | | | 800.0040-PCT | Methods and Apparatus for | PCT | | PCT/US00/31120 | | | 11/9/2000 | 101 | | 101/0300/31120 | | | Efficient Cosine Transform | | | | | | Implementations | | | | | 800.0040-EP | Methods and Apparatus for | EP | | 00977189.0 | | | 11/9/2000 | | | | | | Efficient Cosine Transform | | | | | | Implementations | | | | | 800.0040.PROV | Methods and Apparatus for | U.S. | Kurok Ir | 60/165 227 | | | 11/12/1999 | 0.5. | Kurak, Jr., | 60/165,337 | | | Efficient Cosine Transform | | Pechanek, G | | | | Implementations | | , condition, c | | | | | | | | | 800.0042 | Methods and Apparatus for | U.S. | Barry, E | 09/791,940 | | | 2/23/2001 | | | | | | Providing Bit-Reversal and | | Pitsianis, N | | | 800.0042-PCT | Multicast Functions Utilizing Methods and Apparatus for | рст | Coopman, K | DOTTE TO OLIVORALI | | 000.0042-1 C 1 | 2/23/2001 | PCT | | PCT/US01/05714 | | | Providing Bit-Reversal and | | | | | | Multicast Functions Utilizing | | | | | 800.0042-EP | Methods and Apparatus for | EP | | 01912939.4 | | | 2/23/2001 | | | | | | Providing Bit-Reversal and | | | | | | Multicast Functions Utilizing | | | | | 800.0042.PROV | Methods and American | 11.0 | D D | 60/10: 550 | | 000.0042.F KU V | Methods and Apparatus for 2/24/2000 | U.S. | Barry, E | 60/184,668 | | | Providing Bit-Reversal and | | Pitsianis, N | | | | Multicast Functions Utilizing | | Coopman, K | | | | | | copman, it | | | | | | | | | 800.0043 | Methods and Apparatus for 2/23/2001 | U.S. | Barry, E | 09/791,256 | |---------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------|----------------| | 800.0043-PCT | Scalable Array Processor<br>Interrupt Detection and Respon<br>Methods and Apparatus for<br>2/23/2001<br>Scalable Array Processor | PCT | Marchand, P<br>Pechanek, G | PCT/US01/06058 | | 800.0043-EP | Interrupt Detection and Respon<br>Methods and Apparatus for<br>2/23/2001<br>Scalable Array Processor<br>Interrupt Detection and Respon | ЕР | | 01916233.8 | | 800.0043.PROV | Methods and Apparatus for 2/24/2000<br>Scalable Array Processor<br>Interrupt Detection and Respon | U.S. | Barry, E<br>Marchand, P<br>Pechanek, G | 60/184,529 | | 800.0044 | Methods and Apparatus for 2/23/2001 Dual-Use Coprocessing/Debug | U.S. | Barry, E | 09/792,819 | | 800.0044-PCT | Interface Methods and Apparatus for 2/23/2001 Dual-Use Coprocessing/Debug | PCT | | PCT/US01/06004 | | 800.0044-EP | Interface Methods and Apparatus for 2/23/2001 Dual-Use Coprocessing/Debug Interface | EP | | 01914486.4 | | 800.0044.PROV | Methods and Apparatus for 2/24/2000 Flexible Strength Coprocessing Interface | U.S. | Barry, E | 60/184,560 | | 800.0045.PROV | Efficient Transformation and 3/29/2002<br>Lighting Implementation for 3D Graphics | U.S. | Rodriguez, R<br>Jacobs, M<br>Strube, D | 60/368,509 | | 800.0046 | Methods and Apparatus for 11/1/2001 Efficient Complex Long | U.S. | Pechanek, G<br>Rodriguez, R | 10/004,010 | | 800.0046-PCT | Multiplication and Covariance Methods and Apparatus for 11/1/2001 Efficient Complex Long | РСТ | Płonski, M | PCT/US01/45172 | | 800.0046-EP | Multiplication and Covariance<br>Methods and Apparatus for<br>Efficient Complex Long<br>Multiplication and Covariance | EP | | 01992935.5 | | 800.0046.PROV | Methods and Apparatus for 11/1/2000 Efficient Complex Long Multiplication and Covariance | U.S. | Pechanek, G<br>Rodriguez, R<br>Plonski, M | 60/244,861 | | 800.0049 | Methods and Apparatus for 4/5/2000<br>Scalable Instruction Set | U.S.<br>6,321,322 | Pechanek, G<br>Barry, E | 09/543,473 | | | Architecture with Dynamic Comp | | Revilla, J | | |---------------|-------------------------------------------------------------------------------|----------------------------|-----------------------------|----------------| | 800.0052 | Methods and Apparatus for 5/11/2001 | U.S. | Marchand, P | 09/853,989 | | | Power Control in a Scalable<br>Array of Processor Elements | | Pechanek, G<br>Wolff, E | | | 800.0052.PROV | Methods and Apparatus for 5/12/2000 | U.S. | Marchand, P | 60/203,629 | | | Power Control in a Scalable<br>Array of Processor Elements | | Pechanek, G<br>Wolff, E | | | 800.0053 | Methods and Apparatus for 6/21/2001 | U.S. | Pitsianis, N | 09/886,855 | | | Indirect VLIW Memory | | Strautin, B<br>Banerjee, S | | | 800.0053.PCT | Methods and Apparatus for 6/21/2001 | PCT | Balletjee, 3 | PCT/US01/19851 | | 800.0053-EP | Indirect VLIW Memory Methods and Apparatus for 6/21/2001 Indirect VLIW Memory | ЕР | | 01946628.3 | | 800.0053.PROV | Methods and Apparatus for 6/21/2000 | U.S. | Pitsianis, N | 60/212,987 | | | Indirect VLIW Memory | | Strautin, B<br>Banerjee, S | | | 800.0057 | Methods and Apparatus for 4/4/2002 | U.S. | Raimi, R | 10/116,221 | | | Generating Functional Test<br>Programs by Traversing a Finit | | Aloul, F | | | 800.0057.PROV | Methods and Apparatus for 4/4/2001 | U.S. | Raimi, R | 60/281,523 | | | Generating Functional Test Programs by Traversing a Finit | | Aloul, F | | | 800.0066 | Methods and Apparatus for 8/29/2000 | U.S.<br>6,366,997 | Barry, E | 09/649,647 | | | ManArray PE-PE Switch Control | | Pechanek, G<br>Drabenstott, | | | 800.0067 | Methods and Apparatus for 10/2/2000 | U.S.<br>6,446,191 | Pechanek, G | 09/677,732 | | | Efficient Synchronous MIMD Operations with iVLIW PE-to-PE | | Drabenstott,<br>Revilla, J | | | 800.0069 | Method and Apparatus for 11/6/2000 | U.S.<br>6,470,441 | Pechanek, G | 09/707,209 | | | Manifold Array Processing | | Pitsianis, N<br>Barry, E | | | 800.0071 | Methods and Apparatus for 11/21/2000 | U.S.<br>6,467 <b>,</b> 036 | Pechanek, G | 09/717,992 | | | Dynamic Very Long Instruction Word Sub-Instruction Selection | | Revilla, J<br>Barry, E | | | 800.0072 | Methods and Apparatus for 2/28/2001 | U.S.<br>6,430,677 | Pechanek, G | 09/796,037 | | | Dynamic Instruction Controlled Reconfigurable Regi | | Ватту, Е | | | 800.0073 | Methods and Apparatus for 10/19/2001<br>Efficient Vocoder | U.S. | Sadri, A<br>Jaffer, N | 10/013,908 | |---------------|--------------------------------------------------------------------------------------|-------------------|-------------------------|----------------| | 800.0073-PCT | Methods and Apparatus for 10/19/2001 | PCT | Silivra, A | PCT/US01/45451 | | 800.0073-EP | Efficient Vocoder Methods and Apparatus for 10/19/2001 Efficient Vocoder | EP | | 01989028.4 | | 800.0073.PROV | Methods and Apparatus for 10/20/2000 | U.S. | Sadri, A | 60/241,940 | | | Efficient Vocoder | | Jaffer, N<br>Silivra, A | | | 800.0077 | Methods and Apparatus for 12/4/2001 | U.S. | Chandna, A | 10/004,578 | | | Providing Improved Physical Designs and Routing with Reduc | | O'Brien, T<br>Brown, D | | | 800.0077.PROV | Methods And Apparatus for 12/4/2000 | U.S. | Chandna, A | 60/251,072 | | | Providing Improved Physical Designs and Routing with Reduc | | Brown, D | | | 800.0078 | Merged Array Controller with 2/14/2001 | U.S. | Pechanek, G | 09/783,156 | | | Processing Element | | Revilla, J | | | 800.0079 | Methods and Apparatus for 5/14/2001 Providing Direct Memory Access Control | U.S.<br>6,453,367 | Ватту, Е | 09/854,789 | | 800.0080 | Methods and Apparatus for 4/25/2002 | U.S. | Wolff, E | 10/131,941 | | | Pipelined Bus | | Baker, D<br>Cope, B | | | 800.0080.PROV | Methods and Apparatus for 4/27/2001 | U.S. | Wolff, E | 60/287,270 | | | Pipelined Bus | | Baker, D<br>Cope, B | | | 800.0081 | Methods and Apparatus to 2/28/2001 | U.S. | Revilla, J | 09/796,040 | | | Dynamically Reconfigure the Instruction Pipeline of an Ind | | Barry, E<br>Marchand, P | | | 800.0088 | Methods and Apparatus for 5/1/2002 | U.S. | Petrescu, D | 10/136,651 | | | Removing Compression Artifacts in Video Sequences | | | | | 800.0088.PROV | Methods and Apparatus for 5/4/2001 Removing Compression Artifacts in Video Sequences | U.S. | Petrescu, D | 60/288,965 | | 800.0089 | Methods and Apparatus for 10/29/2002<br>Video Decoding | U.S. | Petrescu, D<br>Stern, T<br>Jacobs, M | 10/282,925 | |---------------|------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------|------------| | 800.0089.PROV | Methods and Apparatus for 10/30/2001<br>Video Decoding | U.S. | Petrescu, D Stern, T Jacobs, M | 60/340,620 | | 800.0093 | Methods and Apparatus for 4/10/2002<br>Automated Generation of Abbreviated Instruction Set an | U.S. | Larin, S Pechanek, G Conte, T | 10/119,660 | | 800.0093.PROV | Methods and Apparatus for 4/13/2001 Automated Generation of Abbreviated Instruction Set an | U.S. | Larin, S Pechanek, G Conte, T | 60/283,582 | | 800.0097 | Methods and Apparatus for a 10/29/2002<br>Bit Rake Instruction | U.S. | Wolff, E<br>Molnar, P<br>Elezabi, A | 10/282,919 | | 800.0097.PROV | Methods and Apparatus for a 11/1/2001<br>Bit Rake Instruction | U.S. | Wolff, E<br>Molnar, P<br>Elezabi, A | 60/335,159 | | 800.0101 | Methods and Apparatus for 6/29/2001 Providing Data Transfer | U.S.<br>6,457,073 | Barry, E<br>Wolff, E | 09/896,687 | | 800.0104 | Methods and Apparatus for 9/28/2001 Scalable Instruction Set Architecture with Dynamic Comp | U.S. | Pechanek, G<br>Barry, E<br>Revilla, J | 09/969,077 | | 00.0114.PROV | Motion Estimation Method for<br>4/18/2002<br>MPEG-4 Simple Profile Video<br>Coding for a MPEG-4 Codec on M | U.S. | Petrescu, D<br>Searles, D | 60/373,551 | | 800.0119 | Manifold Array Processor<br>12/21/2001 | U.S. | Pechanek, G | 10/036,789 | | 800.0121 | Methods and Apparatus for 2/11/2002 Instruction Addressing in Indirect VLIW Processors | U.S. | Barry, E<br>Pechanek, G | 10/073,782 | | 800.0122 | Methods and Apparatus to<br>4/1/2002<br>Support Conditional Execution<br>in a VLIW-Based Array Processo | U.S. | Drabenstott, Pechanek, G Barry, E | 10/114,652 | | 800.0123 | Methods and Apparatus for 4/1/2002<br>ManArray PE-PE Switch Control | U.S. | Barry, E Pechanek, G Drabenstott, | 10/114,646 | Kτ | 800.0125 | Method and Apparatus for 9/24/2002 | U.S. | Pechanek, G | 10/254,049 | |----------|-------------------------------------|------|--------------------------|------------| | | Manifold Array Processing | | Pitsianis, N<br>Barry, E | | | 800.0126 | Methods and Apparatus for 9/24/2002 | U.S. | Pechanek, G | 10/254,012 | | | Dynamic Very Long Instruction | | Revilla, J | | | | Word Sub-Instruction Selection | | Вагту, Е | | | 800.0127 | Methods and Apparatus for 9/24/2002 | U.S. | Barry, E | 10/254,105 | | | Providing Data Transfer | | Wolff, E | | | | | | | | **RECORDED: 11/24/2003**