## Electronic Version v1.1 Stylesheet Version v1.1

| SUBMISSION TYPE:      | NEW ASSIGNMENT |
|-----------------------|----------------|
| NATURE OF CONVEYANCE: | ASSIGNMENT     |

#### **CONVEYING PARTY DATA**

| Name                             | Execution Date |
|----------------------------------|----------------|
| TeraForce Technology Corporation | 09/07/2005     |
| DNA Computing Solutions, Inc.    | 09/07/2005     |

### RECEIVING PARTY DATA

| Name:           | GE Fanuc Embedded Systems, Inc. |
|-----------------|---------------------------------|
| Street Address: | PO Box 8106                     |
| City:           | Charlottesville                 |
| State/Country:  | VIRGINIA                        |
| Postal Code:    | 22906                           |

#### PROPERTY NUMBERS Total: 11

| Property Type       | Number   |
|---------------------|----------|
| Patent Number:      | 6393530  |
| Patent Number:      | 6456628  |
| Patent Number:      | 6163829  |
| Patent Number:      | 6279096  |
| Patent Number:      | 6678801  |
| Patent Number:      | 6370496  |
| Patent Number:      | 6757761  |
| Application Number: | 10260749 |
| Patent Number:      | 6898657  |
| Application Number: | 10341177 |
| Application Number: | 10198021 |

#### **CORRESPONDENCE DATA**

(212)310-8007 Fax Number:

Correspondence will be sent via US Mail when the fax attempt is unsuccessful.

**PATENT** 

**REEL: 016536 FRAME: 0905** 

500050341

Email: charan.sandhu@weil.com, phyllis.eremitaggio@weil.com

Correspondent Name: Weil, Gotshal & Manges c/o Charan Sandhu

Address Line 1: 767 5th Avenue

Address Line 4: New York, NEW YORK 10153

NAME OF SUBMITTER: Charan Sandhu

**Total Attachments: 3** 

source=DNA-GE Pat Assignment#page1.tif source=DNA-GE Pat Assignment#page2.tif source=DNA-GE Pat Assignment#page3.tif

> PATENT REEL: 016536 FRAME: 0906

#### PATENT ASSIGNMENT

This Patent Assignment is made and entered into this 7<sup>th</sup> day of September 2005 by and between TeraForce Technology Corporation, a Delaware corporation ("<u>TeraForce</u>"), and DNA Computing Solutions, Inc., a Delaware corporation, a whollyowned subsidiary of TeraForce ("<u>DNA</u>" and together with TeraForce, "<u>Assignor</u>") and GE Fanuc Embedded Systems, Inc., a Delaware corporation ("<u>Assignee</u>").

WHEREAS, Assignor and Assignee are parties to that certain Asset Purchase Agreement dated August 1, 2005 (the "Asset Purchase Agreement"), pursuant to which Assignee agreed to purchase the Business (as defined in therein) from Assignor;

WHEREAS, Assignor is the owner of the patents and patent applications set forth on Schedule A hereto (the "Patents");

WHEREAS, Assignee desires to acquire all of Assignor's right, title and interest in and to the Patents and Assignor is willing to assign the Patents to Assignee; and

WHEREAS, the execution and delivery of this Agreement is a condition to Closing (as defined in the Asset Purchase Agreement).

NOW THEREFORE, for the consideration stated in the Asset Purchase Agreement, and for other good and valuable consideration, the receipt and sufficiency of which are hereby acknowledged, the parties agree as follows:

- 1. Effective upon the Closing, Assignor hereby assigns to Assignee all of the right, title and interest in and to the Patents, including all rights therein provided by international conventions and treaties, the same to be held and enjoyed by Assignee for its own use and enjoyment and the use and enjoyment of its successors, assigns or other legal representatives to the end of the term or terms for which the Patents are granted or reissued or extended, as fully and entirely as the same would have been held and enjoyed by Assignor if this assignment and sale had not been made and to all income, royalties, damages and payments now or hereafter due or payable with respect thereto and to all causes of action (either in law or in equity) relating to, and the right to sue, counterclaim, and recover for, past, present and future infringement and misappropriation of the rights assigned or to be assigned under this Patent Assignment.
- Assignor hereby covenants that Assignor shall, at the cost and expense of
  Assignee, take all actions and execute all documents necessary or desirable
  to perfect the interest of Assignee in and to the Patents, and shall not enter
  into any agreement in conflict with this Patent Assignment.
- The parties hereto authorize and request the Commissioner of Patents and Trademarks of the United States to record Assignee as the assignee and owner of the Patents.
- 4. This Patent Assignment shall be governed by and construed in accordance with the laws of the State of New York without regard to the conflicts of law principles thereof.

E:RANGER CLOSING DOCUMENTS/GE\_DNA-PATENT ASSIGNMENT AGREEMENT EXECUTION COPY.DOC

5. All capitalized terms not otherwise defined in this Patent Assignment, as used in this Patent Assignment, will have the respective meanings set forth in the Asset Purchase Agreement.

IN WITNESS WHEREOF, Assignor has caused this Patent Assignment to be executed as of the date first written above by its duly authorized officer.

TERAFORCE TECHNOLOGY CORPORATION (ASSIGNOR)

DNA COMPUTING SOLUTIONS, INC. (ASSIGNOR)

Name: Title:

### **SCHEDULE A**

# **United States Patents and Applications**

| 1.  | 6,393,530 | Paging Method for DSP                                                                                                                                                                                                    |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.  | 6,456,628 | DSP Interconnection Network                                                                                                                                                                                              |
| 3.  | 6,163,829 | DSP Interrupt Control for Handling Multiple Interrupts                                                                                                                                                                   |
| 4.  | 6,279,096 | DSP Memory Logic Unit                                                                                                                                                                                                    |
| 5.  | 6,678,801 | DSP with Distributed RAM Structure                                                                                                                                                                                       |
| 6.  | 6,370,496 | System for Intelligent Visualization & Control of Computer Hardware                                                                                                                                                      |
| 7.  | 6,757,761 | Multi-processor Architecture for Parallel Signal & Image<br>Processing Pending Signal Processing Resource for<br>Selective Series Processing of Data in Transit on Comm.<br>Paths in Multi-processor Arrangements- Smith |
| 8.  | 10/260749 | Signal Processing Resource with Sample-by-Sample<br>Selective Characteristics- Smith                                                                                                                                     |
| 9.  | 6,898,657 | Autonomous Signal Processing Resource for Selective<br>Series Processing of Data in Transit on Comm. Paths in<br>Multi-processor Arrangements                                                                            |
| 10. | 10/341177 | Heterogeneous Design Process and Apparatus for Systems<br>Employing Static Design Components and Programmable<br>Gate Array Sub-Array Areas- Smith                                                                       |
| 11. | 10/198021 | Signal Processing Resource for Selective Series Processing of Data in Transit on Comm. Paths in Multi-processor Arrangements-Smith                                                                                       |

PATENT REEL: 016536 FRAME: 0909

**RECORDED: 09/16/2005**