# Electronic Version v1.1 Stylesheet Version v1.1

 SUBMISSION TYPE:
 NEW ASSIGNMENT

 NATURE OF CONVEYANCE:
 ASSIGNMENT

### **CONVEYING PARTY DATA**

| Name                   | Execution Date |
|------------------------|----------------|
| Montalvo Systems, Inc. | 04/17/2008     |

### **RECEIVING PARTY DATA**

| Name:           | Sun Microsystems, Inc. |
|-----------------|------------------------|
| Street Address: | 4150 Network Circle    |
| City:           | Santa Clara            |
| State/Country:  | CALIFORNIA             |
| Postal Code:    | 95054                  |

## PROPERTY NUMBERS Total: 71

| Property Type       | Number   |
|---------------------|----------|
| Application Number: | 11543598 |
| Application Number: | 11552329 |
| Application Number: | 11616093 |
| Application Number: | 11555181 |
| Application Number: | 11543549 |
| Application Number: | 11555258 |
| Application Number: | 11555263 |
| Application Number: | 11555253 |
| Application Number: | 11932555 |
| Application Number: | 11932643 |
| Application Number: | 11932699 |
| Application Number: | 11932738 |
| Application Number: | 11777074 |
| Application Number: | 11745370 |
| Application Number: | 11932311 |
|                     | DATENT   |

PATENT "
REEL: 020957 FRAME: 0434

500541893

| Application Number: | 11738287 |
|---------------------|----------|
| Application Number: | 11737103 |
| Application Number: | 11764159 |
| Application Number: | 11932967 |
| Application Number: | 11938196 |
| Application Number: | 11781726 |
| Application Number: | 11781937 |
| Application Number: | 11880861 |
| Application Number: | 11781950 |
| Application Number: | 11880862 |
| Application Number: | 11880863 |
| Application Number: | 11880864 |
| Application Number: | 11880859 |
| Application Number: | 11880875 |
| Application Number: | 11880882 |
| Application Number: | 11923638 |
| Application Number: | 11923640 |
| Application Number: | 11941900 |
| Application Number: | 11941908 |
| Application Number: | 11941912 |
| Application Number: | 12030854 |
| Application Number: | 12030851 |
| Application Number: | 12030846 |
| Application Number: | 12030852 |
| Application Number: | 12030857 |
| Application Number: | 12030862 |
| Application Number: | 12030859 |
| Application Number: | 12030855 |
| Application Number: | 12030865 |
| Application Number: | 12030858 |
| Application Number: | 11408784 |
| Application Number: | 11416872 |
| Application Number: | 11435528 |
| Application Number: | 11450103 |
| Application Number: | 11781949 |

REEL: 020957 FRAME: 0435

| lı .                | II I     |
|---------------------|----------|
| Application Number: | 11782163 |
| Application Number: | 11591024 |
| Application Number: | 11559133 |
| Application Number: | 11559192 |
| Application Number: | 11351070 |
| Application Number: | 11559069 |
| Application Number: | 11351058 |
| Application Number: | 11645935 |
| Application Number: | 11645917 |
| Application Number: | 11646008 |
| Application Number: | 11963579 |
| Application Number: | 11782180 |
| Application Number: | 11782238 |
| Application Number: | 11963603 |
| Application Number: | 11933267 |
| Application Number: | 11933297 |
| Application Number: | 11933319 |
| Application Number: | 11933333 |
| Application Number: | 11933349 |
| Application Number: | 11941895 |
| Application Number: | 11941883 |

#### **CORRESPONDENCE DATA**

Fax Number: (248)358-3351

Correspondence will be sent via US Mail when the fax attempt is unsuccessful.

Email: aphillips@brookskushman.com

Correspondent Name: Brooks Kushman P.C.

Address Line 1: 1000 Town Center, 22nd Floor
Address Line 4: Southfield, MICHIGAN 48075

| ATTORNEY DOCKET NUMBER: | SUNM0100A        |
|-------------------------|------------------|
| NAME OF SUBMITTER:      | Jeffrey M. Szuma |

### Total Attachments: 5

source=MontalvoSunpatentassignment1#page1.tif source=MontalvoSunpatentassignment1#page2.tif source=MontalvoSunpatentassignment1#page3.tif source=MontalvoSunpatentassignment1#page4.tif source=MontalvoSunpatentassignment1#page5.tif

#### ASSIGNMENT OF PATENT RIGHTS

This ASSIGNMENT OF PATENT RIGHTS, dated April 21, 2008 (this "Agreement"), is entered into by Montalvo Systems, Inc., a Delaware corporation ("Assignor"), for the benefit of Sun Microsystems, Inc., a Delaware corporation ("Purchaser"), and Sun Microsystems Technology Ltd., a company organized and existing under the laws of Bermuda and a wholly-owned subsidiary of Purchaser ("Purchaser Sub", and together with Purchaser, the "Assignees").

WHEREAS, Purchaser, Purchaser Sub, Assignor, Montalvo Computer Systems India Private Limited, a limited company organized under the laws of India, Montalvo Systems Cayman, Ltd., a company organized under the laws of the Cayman Islands, and U.S. Bank, National Association as Escrow Agent, have entered into that certain Asset Purchase Agreement dated as of April 9, 2008 (the "Purchase Agreement").

WHEREAS, Assignor has agreed to sell and assign, and the Assignees have agreed to buy and acquire all of Assignor's rights, title and interests in and to the letters patents and patent applications set forth in Attachment A attached hereto (the "Assigned Patents and Patent Applications").

**NOW, THEREFORE**, for good and valuable consideration, the receipt and sufficiency of which is hereby acknowledged, Assignor hereby assigns and transfers to the Assignees any and all worldwide rights, title and interests Assignor holds, or may hold, in and to the Assigned Patents and Patent Applications, together with all rights derived therefrom, including but not limited to the right to sue for and collect damages for past, present and future infringement.

Assignor further agrees that, should additional or further documentation of the assignment be required for whatever reason, Assignor will, without further consideration, provide or execute such other information or documents as may be necessary upon the Assignees' reasonable request.

This Agreement shall be binding on and shall inure to the benefit of, the parties hereto and their respective successors and assigns. This Agreement will be governed by, and construed in accordance with, the internal laws of the State of California applicable to contracts executed and performed entirely therein, without regard to the principles of choice of law or conflicts or law of any jurisdiction. If any term or other provision of this Agreement is invalid, illegal or incapable of being enforced by any rule of law or public policy, all other conditions and provisions of this Agreement will nevertheless remain in full force and effect so long as the economic or legal substance of the transactions contemplated hereby is not affected in any manner materially adverse to any party. Upon such determination that any term or other provision is invalid, illegal or incapable of being enforced, the parties hereto will negotiate in good faith to modify this Agreement so as to effect the original intent of the parties as closely as possible in a mutually acceptable manner in order that the transactions contemplated hereby be consummated as originally contemplated to the greatest extent possible. This Agreement may be executed in one or more counterparts, and by the different parties hereto in separate counterparts, each of which when executed will be deemed to be an original but all of which taken together will constitute one and the same agreement.

[SIGNATURE PAGE FOLLOWS ON NEXT PAGE]

SF1:712311.1

IN WITNESS WHEREOF, Assignor has caused this Assignment of Patent Rights to be executed by its duly authorized representatives effective as of the date first written above.

|                                                                                                       | By:  Name: Marthew R. Perzy  Title: PRESIDENT & CEO                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| State of California  County of SANTA CLARA  On 17 APRIL 2008 before me, _  Date  personally appeared  | WILLIAM F. BLOWNER WITTARY FUBLIC<br>Here Insert Name and Title of the Officer  WW R, PERRY  Name(s) of Signer(s)                                                                                                                                                                                                                                                                                 |
| WILLIAM F. BRONNER COMM. # 1697638  NOTE: CALIFORNIA OF SANTA CLARA COUNTY MY COMM. EXP. NOV. 1, 2019 | who proved to me on the basis of satisfactory evidence to be the person(s) whose name(s) is/are subscribed to the within instrument and acknowledged to me that he/she/they executed the same in his/her/their authorized capacity(ies), and that by his/her/their signature(s) on the instrument the person(s), or the entity upon behalf of which the person(s) acted, executed the instrument. |
|                                                                                                       | I certify under PENALTY OF PERJURY under the laws of the State of California that the foregoing paragraph is true and correct.                                                                                                                                                                                                                                                                    |
| Place Notary Seal Above                                                                               | WITNESS my hand and official seal.  Signature Signature of Notary Public                                                                                                                                                                                                                                                                                                                          |

# $\underline{\textbf{ATTACHMENT A}}$

## ASSIGNED PATENTS AND PATENT APPLICATIONS

## **Patents**

| Patent Number | Title                                                           | Country | Date Issued |
|---------------|-----------------------------------------------------------------|---------|-------------|
| 6,542,958     | Software Control of DRAM Refresh to Reduce Power Consumption    | US      | 04/01/2003  |
|               | In A Data Processing System                                     |         |             |
| 182548        | Software Control of DRAM Refresh To Reduce Power Consumption    | Taiwan  | 11/21/2003  |
|               | In A Data Processing System                                     |         |             |
| 6,894,534     | Dynamic Programmable Logic Array That Can Be Reprogrammed       | US      | 05/17/2005  |
|               | and A Method of Use                                             |         |             |
| 6,348,812     | Dynamic Programmable Logic Array That Can Be Reprogrammed       | US      | 02/19/2002  |
|               | and A Method of Use                                             |         |             |
| 6,614,258     | Field-Programmable Dynamic Logic Array                          | US      | 09/02/2003  |
| 6,433,581     | Configurable Dynamic Programmable Logic Array                   | US      | 08/13/2002  |
| 171206        | Configurable Dynamic Programmable Logic Array                   | Taiwan  | 05/29/2003  |
| 6,304,102     | Repairable Dynamic Programmable Logic Array                     | US      | 10/16/2001  |
| 172035        | Repairable Dynamic Programmable Logic Array                     | Taiwan  | 06/12/2003  |
| 6,502,202     | Self-Adjusting Multi-Speed Pipeline                             | US      | 12/31/2002  |
| 6,957,323     | Operand File Using Pointers and Reference Counters and a Method | US      | 10/18/2005  |
|               | of Use                                                          |         |             |
| 6,848,025     | Method and System for Programmable Replacement Mechanism for    | US      | 01/25/2005  |
|               | Caching Devices                                                 |         |             |

## Patent Applications

| Application Number | Application title                                                                                   | Utility filing date |
|--------------------|-----------------------------------------------------------------------------------------------------|---------------------|
| 11/781,937         | Trace Unit with a Decoder, a Basic Block Builder, and a Multi-Block Build-                          | 2007/07/23          |
|                    | er                                                                                                  |                     |
| 11/880,861         | Trace Unit with a Trace Builder                                                                     | 2007/07/23          |
| 11/781,950         | Trace Unit with a Decoder, a Basic Block Builder, and a Multi-Block Cache                           | 2007/07/24          |
| 11/880,862         | Trace Unit with a Decoder, a Basic Block Cache, a Multi-Block Cache, and Sequencer                  | 2007/07/23          |
| 11/880,863         | Trace Unit with an Op Path from a Decoder (bypass mode) and from a Basic-Block Builder              | 2007/07/23          |
| 11/880,864         | Front End Processor Core Supporting Multiple Back End Execution Units Sharing a Basic Block Builder | 2007/07/23          |
| 11/880,859         | Concurrent vs. Low Power Branch Prediction                                                          | 2007/07/23          |
| 11/880,875         | Instruction Cache, Decoder Circuit, Basic Block Cache Circuit, and Multi-<br>Block Cache Circuit    | 2007/07/23          |
| 11/880,882         | Trace Unit                                                                                          | 2007/07/23          |
| 11/923,638         | Graceful Degradation in a Trace-Based Processor                                                     | 2007/10/24          |
| 11/923,640         | Abort Prioritization in a Trace-Based Processor                                                     | 2007/10/24          |
| 11/941,900         | Flag Optimization of a Trace                                                                        | 2007/11/16          |
| 11/941,908         | Emit Vector Optimization of a Trace                                                                 | 2007/11/16          |
| 11/941,912         | Symbolic Renaming Optimization of a Trace                                                           | 2007/11/16          |
| 12/030,854         | Memory Reconciliation Block                                                                         | 2008/02/13          |
| 12/030,851         | Memory Ordering Queue / Versioning Cache Circuit                                                    | 2008/02/13          |
| 12/030,846         | Trace Based Deallocation of Entries in a Versioning Cache Circuit                                   | 2008/02/13          |
| 12/030,852         | Trace Based Rollback of a Speculatively Updated Cache                                               | 2008/02/13          |
| 12/030,857         | A Memory Ordering Queue Tightly Coupled with a Versioning Cache Circuit                             | 2008/02/13          |
| 12/030,862         | Checking for a Memory Ordering Violation after a Speculative Cache Write                            | 2008/02/13          |
| 12/030,859         | Rolling Back a Speculative Update of a Non-Modifiable Cache Line                                    | 2008/02/13          |
| 12/030,855         | Versioning Cache Circuit Participating in a Cache Hierarchy                                         | 2008/02/13          |
| 12/030,865         | A Trace-Based Store Operation Buffer                                                                | 2008/02/13          |
| 12/030,858         | Cache Rollback Acceleration via a Bank Based Versioning Cache Circuit                               | 2008/02/13          |
| 11/543,598         | Cache Operations With Hierarchy Control                                                             | 2006/10/04          |

SF1:712827.1

| 11/552,329     | Timed Pause Instructions                                                                    | 2006/10/24 |
|----------------|---------------------------------------------------------------------------------------------|------------|
| 11/616,093     | Timed Pause Instructions Timed Pause Instructions                                           | 2006/12/26 |
| 11/555,181     | Selective Register File Disablement                                                         | 2006/10/31 |
| 11/543,549     | Cache Instructions with Hierarchy Control                                                   | 2006/10/04 |
| 11/555,258     | Synchronized register renaming in a multiprocessor                                          | 2006/10/31 |
| 11/555,263     | Synchronized register renaming in a multiprocessor                                          | 2006/10/31 |
| 11/555,253     | Dynamic Resource Allocation                                                                 | 2006/10/31 |
| 97103973       | Memory Device With Split Power Switch and Related Methods                                   | 2008/02/01 |
| 11/932,555     | Memory Device With Split Power Switch                                                       | 2007/10/31 |
| PCT/US08/52483 | Memory Device With Split Power Switch and Related Methods                                   | 2008/01/30 |
| 11/932,643     | Method of Selectively Powering Memory Device                                                | 2007/10/31 |
| 11/932,699     | Memory Cell With Internal Power Switch                                                      | 2007/10/31 |
| 11/932,738     | Method of Operating Memory Cell Providing Internal Power Switching                          | 2007/10/31 |
| 11/777,074     | Memory Cells With Power Switch For Improved Low Voltage Operation                           | 2007/07/12 |
| 11/745,370     | Enhanced signaling sensitivity using multiple references                                    | 2007/05/07 |
| 11/932,311     | Dynamic Voltage Scaling For Self-Timed or Racing Paths                                      | 2007/10/31 |
| 11/738,287     | Dynamic Dual Output Latch                                                                   | 2007/04/20 |
| 11/737,103     | NAND/NOR REGISTERS                                                                          | 2007/04/18 |
| 11/764,159     | Symmetrical Differential Amplifier                                                          | 2007/06/15 |
| 97103958       | Elastic power for read and write margins                                                    | 2008/02/01 |
| 11/932,967     | Elastic power for read and write margins                                                    | 2007/10/31 |
| PCT/US08/52496 | Elastic power for read and write margins                                                    | 2007/10/31 |
| 11/938,196     | Elastic Power for Read Margin                                                               | 2007/11/09 |
| 11/277,761     | Adaptive Computing Ensemble Microprocessor Architecture                                     | 2006/03/29 |
| 11/277,762     | Microprocessor Architecture with Reconfigurable Function Units                              | 2006/03/29 |
| 11/277,763     | Statically Configured Microprocessor Architecture                                           | 2006/03/29 |
| 11/277,764     | Configurable Multi-Core Processor Implementing Vitrual Processors                           | 2006/03/29 |
| 11/277,765     | Thread Migration and Reconfiguration of a Multi-Core Processor                              | 2006/03/29 |
| 11/306,000     | Software Hint to Specify the Preferred Branch Prediction to Use for a                       | 2005/12/16 |
| •              | Branch Instruction                                                                          |            |
| 11/351,059     | Software Hint to Specify Preferred Load Value Prediction Mechanism                          | 2006/02/09 |
| 11/279,880     | Improved Prefetch Hardware Efficiency via Prefetch Hint Instructions                        | 2006/04/15 |
| 11/279,882     | Mechanisms for Software (OS) to Control Threads Between Multiple Cores                      | 2006/04/15 |
| 11/279,883     | Objective-Directed Mechanisms for Software (OS) to Control Thread Migration                 | 2006/04/15 |
| 11/525,971     | Efficient Trace Cache Management During Self-Modifying Code Processing                      | 2006/09/27 |
| 11/525,972     | Selective Trace Cache Invalidation for Self-Modifying Code Via Memory Aging                 | 2006/09/27 |
| 11/525,977     | Trace Cache for Efficient Self-Modifying Code Processing                                    | 2006/09/27 |
| 11/553,453     | Checkpointing Flags During Atomic Trace Renaming                                            | 2006/10/26 |
| 11/553,455     | Checkpointing Flags On Demand for Atomic Traces                                             | 2006/10/26 |
| 11/553,458     | Flag Restoration from Checkpoints for Aborts of Atomic Traces                               | 2006/10/26 |
| 11/561,270     | Fusing Operations of a Target Architecture Operation Set                                    | 2006/11/17 |
| 11/561,274     | Trace Optimization via Fusing Operations of a Target Operation Set                          | 2006/11/17 |
| 11/561,281     | Fusing Register Operations of a Target Architecture Operation Set                           | 2006/11/17 |
| 11/561,284     | Fusing Assert Operations of a Target Architecture Operation Set                             | 2006/11/17 |
| 11/561,287     | Executing Functions Determined via a Collection of Operations from Translated Instructions  | 2006/11/17 |
| 11/566,206     | Microarchitecture for Compact Storage of Embedded Constants                                 | 2006/12/01 |
| 11/740,892     | Reduced-Power Memory with Per-Sector Ground Control                                         | 2007/04/26 |
| 11/740,901     | Reduced-Power Memory with Per-Sector Power/Ground Control and Early Address                 | 2007/04/26 |
| 11/759,216     | Software-Directed Rank Coalescing                                                           | 2007/06/06 |
| 11/759,217     | Physical Memory Allocating According to Ranks                                               | 2007/06/06 |
| 11/759,218     | Associative Structure Rank Counters                                                         | 2007/06/06 |
| 11/774,583     | Executing Instruction Sequences According to Execution Mode                                 | 2007/07/07 |
| 11/774,581     | Controlling Operation of a Processor According to Execution Mode of an Instruction Sequence | 2007/07/07 |
| 11/751,949     | Re-Fetching Cache Memory Enabling Low-Power Modes                                           | 2007/05/22 |
| 11/751,973     | Re-Fetching Cache Memory Enabling Alternative Operational Modes                             | 2007/05/22 |
| 11/751,985     | Re-Fetching Cache Memory Having Coherrent Refetching                                        | 2007/05/22 |

| 11/490,788        | Mechanism to Provide Software Access to Physical Memory in a Processing System                                                                  | 7/21/2007  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 11/408,784        | Reducing Power Consumption for Processing of Common Values in Micro-<br>processor Registers and Execution Units                                 | 2006/04/21 |
| 11/416,872        | System and Method for Optimizing a Memory Controller                                                                                            | 2006/05/02 |
| 11/435,528        | System and Method for Processing Instructions in a Computer System                                                                              | 2006/05/17 |
| 11/450,103        | System and Method for Conserving Power                                                                                                          | 2006/06/09 |
| 11/645,901        | Prediction of Data Values Read from Memory by a Microprocessor Using a<br>Dynamic Confidence Threshold                                          | 2006/12/26 |
| 11/781,949        | A Method And System For Promoting Traces In An Instruction Processing Circuit                                                                   | 2007/07/23 |
| 11/782,163        | Microprocessor with Coherent Caches for Basic Blocks and Traces                                                                                 | 2007/07/23 |
| 11/591,024        | Microprocessor with Coherent Caches for Instructions, Basic Blocks, and Traces                                                                  | 2006/10/31 |
| 11/559,133        | Power Conservation via DRAM Access Reduction                                                                                                    | 2006/11/13 |
| 11/559,192        | Power Conservation via DRAM Access Reduction                                                                                                    | 2006/11/13 |
| 11/351,058        | Power Conservation via DRAM Access Reduction                                                                                                    | 2006/02/09 |
| PCT/US2006/044129 | Power Conservation via DRAM Access Reduction                                                                                                    | 2006/11/14 |
| 95142014          | Power Conservation via DRAM Access Reduction                                                                                                    | 2006/11/14 |
| 11/559,069        | Small and Power-Efficient Cache that Can Provide Data for Background DMA Devices while the Processor Is in a Low-Power State                    | 2006/11/13 |
| 11/351,070        | Small and Power-Efficient Cache that Can Provide Data for Background DMA Devices while the Processor Is in a Low-Power State                    | 2006/02/09 |
| PCT/US2006/044095 | Small and Power-Efficient Cache that Can Provide Data for Background DMA Devices while the Processor Is in a Low-Power State                    | 2006/11/14 |
| 95142016          | Small and Power-Efficient Cache that Can Provide Data for Background DMA Devices while the Processor Is in a Low-Power State                    | 2006/11/14 |
| 11/645,935        | Prediction of Data Values Read From Memory by a Microprocessor Using<br>Selective Table Entry Replacement                                       | 2006/12/26 |
| 11/645,917        | Low-Power Prediction of Data Values Read from Memory by a Microprocessor                                                                        | 2006/12/26 |
| 11/646,008        | Prediction of Data Values Read from Memory by a Microprocessor Using the Storage Destination of a Load Operation                                | 2006/12/26 |
| 11/963,579        | Microprocessor Including a Display Interface in the Microprocessor (App 1 of 2)                                                                 | 2007/12/21 |
| 11/782/180        | A Trace Verification System And Method For An Instruction Processing Circuit                                                                    | 2007/07/23 |
| 11/782,238        | A Method And System For Utilizing a Common Structure For Trace Verifi-<br>cation And Maintaining Coherency In An Instruction Processing Circuit | 2007/11/23 |
| 11/963,603        | Microprocessor Including a Display Interface in the Microprocessor (App 2 of 2)                                                                 | 2007/12/21 |
| 11/933,199        | Virtual Core Management (App 2)                                                                                                                 | 2007/10/31 |
| 11/933,267        | Virtual Core Management (App 3)                                                                                                                 | 2007/10/31 |
| 11/933,297        | Virtual Core Management (App 4)                                                                                                                 | 2007/10/31 |
| 11/933,319        | Virtual Core Management (App 5)                                                                                                                 | 2007/10/31 |
| 11/933,333        | Virtual Core Management (App 6)                                                                                                                 | 2007/10/31 |
| 11/933,349        | Virtual Core Management (App 7)                                                                                                                 | 2007/10/31 |
| 11/781,726        | Virtual Core Management (App 1)                                                                                                                 | 2007/07/23 |
| 11/941,895        | Processor with Basic Block and Multi-Block Trace Caches                                                                                         | 2007/11/16 |
| 11/941,726        | A Method and System for Promoting Traces in an Instruction Processing Circuit                                                                   | 2007/11/16 |

**RECORDED: 05/16/2008**