## PATENT ASSIGNMENT # Electronic Version v1.1 Stylesheet Version v1.1 SUBMISSION TYPE: NEW ASSIGNMENT NATURE OF CONVEYANCE: ASSIGNMENT #### **CONVEYING PARTY DATA** | Name | Execution Date | |---------------------------------|----------------| | MOSAID Technologies Corporation | 08/01/2008 | #### RECEIVING PARTY DATA | Name: | Mosaid Technologies Incorporated | |-----------------|----------------------------------| | Street Address: | 11 Hines Road | | City: | Kanata, Ontario | | State/Country: | CANADA | | Postal Code: | K2K 2X1 | ### PROPERTY NUMBERS Total: 1 | Property Type | Number | |---------------------|----------| | Application Number: | 13158862 | #### **CORRESPONDENCE DATA** Fax Number: (978)341-0136 Correspondence will be sent via US Mail when the fax attempt is unsuccessful. Phone: 978-341-0036 Email: Jill.Kane@hbsr.com Correspondent Name: James M. Smith Address Line 1: 530 Virginia Road, P.O. Box 9133 Address Line 2: Hamilton Brook Smith & Reynolds, P.C. Address Line 4: Concord, MASSACHUSETTS 01742 ATTORNEY DOCKET NUMBER: 2037.2076-015 NAME OF SUBMITTER: Jillian M. Kane Total Attachments: 9 source=Assignment to Mosaid Inc#page1.tif source=Assignment to Mosaid Inc#page2.tif source=Assignment to Mosaid Inc#page3.tif source=Assignment to Mosaid Inc#page4.tif PATENT REEL: 026456 FRAME: 0735 .H \$40.00 1315 501567190 source=Assignment to Mosaid Inc#page5.tif source=Assignment to Mosaid Inc#page6.tif source=Assignment to Mosaid Inc#page7.tif source=Assignment to Mosaid Inc#page8.tif source=Assignment to Mosaid Inc#page9.tif > PATENT REEL: 026456 FRAME: 0736 #### CONFIRMATORY ASSIGNMENT OF PATENT RIGHTS For good and valuable consideration, the receipt of which is hereby acknowledged, MOSAID Technologies Corporation, a Delaware company, with an office at Corporation Trust Center, 1209 Orange Street, Wilmington, Delaware 19801 U.S.A. ("Assignor"), confirms that it has sold, assigned, transferred, and conveyed unto MOSAID Technologies Incorporated, a Canadian company, with an address at 11 Hines Road, Kanata, Ontario K2K 2X1 CANADA ("Assignee"), or its designees, all right, title, and interest that currently exist and may exist in the future in and to any and all of the following (collectively, the "Patent Rights"): - (a) the provisional patent applications, patent applications and patents listed in Exhibit A (the "Patents"); - (b) all patents and patent applications to which any of the Patents directly or indirectly forms a basis of priority; - (c) all reissues, reexaminations, extensions, continuations, continuations in part, continuing prosecution applications, requests for continuing examinations, divisions, registrations of any item in any of the foregoing categories (a) and (b); - (d) all foreign patents, patent applications, and counterparts relating to any item of any of the foregoing categories (a) through (c), including, without limitation, certificates of invention, utility models, industrial design protection, design patent protection, and other governmental grants or issuances; and - (e) all items in any of the foregoing categories (b) through (d), whether or not expressly listed as Patents in Exhibit A and whether or not claims in any of the foregoing have been rejected, withdrawn, cancelled, or the like; - (f) all causes of action and remedies related to any of the Patents and/or any item in any of the foregoing categories (b) through (e) (including, without limitation, the right to sue for past, present, or future infringement, misappropriation or violation of rights related to any of the foregoing, and all rights to seek damages, injunctive relief, and any other remedies of any kind, and the right to collect royalties and other payments under or on account of any of the foregoing). Assignor represents, warrants and covenants that: (1) Assignor has the full power and authority, and has obtained all third party consents, approvals and/or other authorizations required to enter this Assignment of Patent Rights to Assignee; and Assignor hereby authorizes the respective patent office or government agency in each jurisdiction to issue any and all patents, certificates of invention, utility models or other governmental grants or issuances that may be granted upon any Page 1of 3 IN WITNESS WHEREOF this Assignment of Patent Rights is executed at Ottawa on <u>August 1, 2008</u> ASSIGNOR: MOSAID Technologies Corporation Name: Phillip Shaer Title: Vice President, General Counsel & Corporate Secretary STATEMENT OF WITNESS I, HOXANNE DOKOSZKIEWICZ whose full post office address is KSK was personally present and did see Phillip Shaer execute the within assignment and such assignor is personally known to me to be the person described in such document. of the Patent Rights in the name of the Assignee, as the assignee to the entire interest therein. (Signature of Witness) Assignee hereby accepts the assignment and transfer of the Patent Rights according to the terms stipulated herein. ASSIGNEE: MOSAID Technologies Incorporated By: Name: Phillip Shaer Title: Vice President, General Counsel & Corporate Secretary STATEMENT OF WITNESS PARANNE DOROS Z KIGWICZ whose full post office address is 11 HINES RD, SUITE 203 OTTAWAON KRK RXI was personally present and did see Phillip Shaer execute the within assignment and such assignor is personally known to me to be the person described in such document. (Signature of Witness) Exhibit "A" List of Patents and Patent Applications | MOSAID Reference<br>Number | Title | Country<br>Name | Serial Number | Filed Date | Patent<br>Number | Issue Date | Inventor Names | |----------------------------|-------------------------------------------------------------------|------------------|-----------------|------------|------------------|------------|----------------------------------------------------------------------------------------------------------------------| | 1181-07CN-000-70 | Managing Power on Integrated<br>Circuits Using Power Islands | CHINA | 2004-80019586 | 5/7/2004 | | | HÖBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-08EP-000-70 | Managing Power On Integrated<br>Circuits Using Power Islands | EUROPE | 04751547.3-2224 | 5/7/2004 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L,<br>SHIELL, Jon | | 1181-09IN-000-70 | Managing Power on Integrated<br>Circuits Using Power Islands | INDIA | 3310/CHENP/2005 | 5/7/2004 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-08JP-000-70 | Managing Power on Integrated<br>Circuits Using Power Islands | JAPAN | 2006-532832 | 5/7/2004 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-05KR-000-70 | Managing Power on Integrated<br>Circuits Using Power Islands | SOUTH<br>KOREA | 10-2005-7021157 | 5/7/2004 | | | HCBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-04TW-000-70 | Managing Power On Integrated<br>Circults Using Power Islands | TAIWAN | 93112998 | 5/7/2004 | | | HOBERMAN, Barry, A,<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-01US-0PR-70 | System and Method for<br>Managing Power In Integrated<br>Circuits | UNITED<br>STATES | 60/468,742 | 5/7/2003 | | | HOBERMAN, Barry, A. | | 1181+02US-000-75 * | Managing Power on Integrated<br>Circuits Using Power Islands | UNITED<br>STATES | 10/840,893 | 5/7/2004 | 7,051,306 | 5/23/2006 | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-10⊍S-0©1-70.∠ | Power Managers for an<br>Integrated Circult | UNITED<br>STATES | 11/336,097 | 1/20/2008 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-11US-002-75 | Power Managers for an integrated Circuit | UNITED<br>STATES | 12/178,645 | 7/21/2008 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-03PCT-00-70 | Managing Power on Integrated<br>Circuits Using Power Islands | WIPO | PCT/US04/14205 | 5/7/2004 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1182-11CA-000-00 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | CANADA | 2,595,375 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | CHINA | 2005-80005487.1 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | Page 1 of 6 | MOSAID Reference<br>Number | Tītis | Country<br>Name | Serial Number | Filed Date | Patent<br>Number | Issue Date | Inventor Names | |----------------------------|-----------------------------------------------------------|------------------|-----------------|------------|------------------|------------|-----------------------------------------------------------------------------------------------------------------------| | 1182-09EPO-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | EUROPE | 5711776.4 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-08IN-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | INDIA | 5080/DELNP/2008 | 1/20/2005 | | 1 | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. ZAMPAGLIONE, Michael, A. CALLAHAN, John, M. COLE, Andrew | | 1182-06JP-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | JAPAN | 2006-554101 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M, ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-07KR-000-70 | Low Leakage and Data<br>Retention Circultry | SOUTH<br>KOREA | 10-2006-7016624 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L., WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-04TW-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | TAIWAN | 94104758 | 2/18/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, WIRIAM, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-01US-0PR-70 | POWER MANAGEMENT AND POWER SAVINGS IN INTEGRATED CIRCUITS | UNITED<br>STATES | 60/548,574 | 2/19/2004 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. DRORI, Joseph ZAMPAGLIONE, Michael, A. WALKER, William, G. CALLAHAN, John, M. | | 1182-10US-DIV-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | UNITED<br>STATES | 11/732,181 | 4/2/2007 | 7,348,804 | 3/25/2008 | HOBERMAN, Barry, A. HILLMAN, Danlei, L. WALKER, William, G. CAŁLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | MOSAID Reference<br>Number | Title | Country<br>Name | Serial Number | Filed Date | Patent<br>Number | issue Date | inventor Names | |----------------------------|-------------------------------------------------------------------------------------------------------------|------------------|-------------------|------------|------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------| | 1182-12US-0C1-10 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | UNITED<br>STATES | 11/998,725 | 11/30/2007 | | | HOBERMAN, Barry, A. HILLMAN, Danlei, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. | | 1182-02US-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | UNITED<br>STATES | 11/041,687 | 1/20/2005 | 7,227,383 | 6/5/2007 | COLE, Andrew HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-03PCT-00-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | WIPO | PCT/US2006/001938 | 1/20/2006 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1183-13CA-00-00 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | CANADA | 2,614,125 | 7/5/2006 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-06CN-00-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | CHINA | 2005-80026872,4 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-09EPO-00-10 | Systems and Methods for minimizing static Leakage of an Integrated Circuit | EUROPE | 5780186.2 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-08IL-00-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | ISRAEL | 180613 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-07IN-00-70 | Systems and Methods For<br>Minimizing Static Leakage Of<br>An Integrated Circuit | INDIA | 191/MUMNP/2007 | 7/5/2005 | | | CAPLAN, Rendy<br>SCHWAKE, Steven | | 1183-04JP-00-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | JAPAN | 2007-520441 | 7/5/2005 | | | CAPLAN, Randy SCHWAKE, Steven | | 1183-05KR-00-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | SOUTH<br>KOREA | 10-2007-7003098 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-01US-0PR-70 | Systems and Methods for I/O<br>and Power Island Management<br>and Leakage Control on<br>Integrated Circuits | UNITED<br>STATES | 60/586,565 | 7/9/2004 | | | HÖBERMAN, Barry, A.<br>COLE, Andrew<br>CAPLAN, Randy<br>SCHWAKE, Steven | | MOSAID Reference<br>Number | Title | Country<br>Name | Serial Number | Filed Date | Patent<br>Number | Issue Date | Inventor Names | |----------------------------|---------------------------------------------------------------------------------------|------------------|-------------------|------------|------------------|------------|----------------------------------------------------| | 1183-02US-000-10 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | UNITED<br>STATES | 10/996,739 | 11/24/2004 | 7,279,956 | 10/9/2007 | Caplan, Randy J.<br>Schwake, Steven J. | | 1183-11US-CIP-10 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | UNITED<br>STATES | 11/900,971 | 9/14/2007 | 7,382,178 | 6/3/2008 | CAPLAN, Randy SCHWAKE, Steven | | 18342US-DIV-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | UNITED<br>STATES | 11/998,762 | 11/30/2007 | | | CAPLAN, Randy SCHWAKE, Steven | | 183-03PCT-00-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | WIPO | PCT/US2005/023839 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1184-08CA-000-00 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | CANADA | 2,590,657 | 12/13/2005 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | 184-07CN-000-10 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | CHINA | 2005-80048061.4 | 12/13/2005 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | EUROPE | 5854195,4 | 12/13/2005 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | INDIA | 3074/CHENP/2007 | 12/13/2005 | | | CAPLAN, Randy HARDY, Steven, P. COLE, Andrew | | | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | JAPAN | 2007545736 | 12/13/2005 | | | CAPLAN, Randy HARDY, Steven, P. COLE, Andrew | | | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | SOUTH<br>KOREA | 2007-7015938 | 12/13/2006 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | 184-01US-0PR-70 | SYSTEMS AND METHODS<br>FOR PHASE LOCKED LOOP<br>USING CHARGE PUMPS | UNITED<br>STATES | 60/635,849 | 12/13/2004 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | UNITED<br>STATES | 11/264,283 | 10/31/2005 | | | CAPLAN, Randy<br>HARDY, Steven, F.<br>COLE, Andrew | | | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | WIPO | PCT/US2005/045427 | 12/13/2005 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | 185-05CA-000-00 | Integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logio Cells | CANADA | 2,608,323 | 5/12/2008 | | | HILLMAN, Daniel, L.<br>WALKER, William, G | | MOSAID Reference<br>Number | Title | Country<br>Name | Serial Number | Filed Date | Patent<br>Number | Issue Date | Inventor Names | |----------------------------|--------------------------------------------------------------------------------------------|------------------|-------------------|------------|-----------------------------------------|------------|------------------------------------------------| | 1185-09CN-000-75 | integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | CHINA | 2006-80020927.5 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1185-08EP-000-70 | Integrated Circuit With Signal<br>Bus Formed By Cell Abulment<br>of Logic Cells | EUROPE | 6770268.8 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1185-10IN-000-75 | integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | INDIA | 2079/MUMNP/2007 | 5/12/2006 | | | HILLMAN, Danlei, L.<br>WALKER, William, G. | | 1185-06JP-000-75 | Integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | JAPAN | 2008-511396 | 5/12/2008 | | | HILLMAN, Deniei, L.<br>WALKER, William, G. | | 1185-07KR-000-75 | integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | SOUTH<br>KOREA | 2007-7029220 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1185-04TW-000-75 | INTEGRATED CIRCUIT WITH<br>SIGNAL BUS FORMED BY<br>CELL ABUTMENT OF LOGIC<br>CELLS | TAIWAN | 95117110 | 5/15/2008 | *************************************** | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1185-01US-0PR-70 | Integrated Circuit Layout with sleep transistors | UNITED<br>STATES | 60/680,888 | 5/13/2005 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 4185-02US-000-76> | Integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>Of Logic Cells | UNITED<br>STATES | 11/433,158 | 6/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G.~ | | 1185-03PCT-00-75 | integrated Circuit With Signal<br>Bus Formed By Cell Abulment<br>of Logic Cells | WIPO | PCT/US2006/018409 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1188-02TW-000-70 | PHASE-LOCKED LOOP<br>FILTER CAPACITANCE WITH<br>A DRAG CURRENT | TAIWAN | 96112073 | 4/4/2007 | | | CAPLAN, Randy | | 1488-0105-000-76 | PHASE-LOCKED LOOP<br>FILTER CAPACITANCE WITH<br>A DRAG CURRENT | UNITED<br>STATES | 11/400,495 | 4/6/2006 | | | CAPLAN, Randy | | 1189-03TW-000-25 | REDUCED POWER CONSUMPTION CIRCUITRY FOR MEMORY USING A REFERENCE THRESHOLD VOLTAGE | TAIWAN | 96115098 | 4/27/2007 | | | ZAMPAGLIONE,<br>Michael, A.<br>TOOHER, Michael | | 1189-01US-0PR-70 | Reduced Power Consumption<br>Circuitry For Mernory Using A<br>Referenced Threshold Voltage | UNITED<br>STATES | 60/796,138 | 4/28/2006 | | | ZAMPAGLIONE,<br>Michael, A.<br>TOOHER, Michael | | 1189-02US-000-25 | SRAM LEAKAGE REDUCTION<br>CIRCUIT | UNITED<br>STATES | 11/741,647 | 4/27/2007 | | | ZAMPAGLIÖNE,<br>Michael, A.<br>TOOHER, Michael | | 1189-04PCT-000-25 | SRAM LEAKAGE REDUCTION CIRCUIT | WIPO | PCT/US2007/067633 | 4/27/2007 | | | ZAMPAGLIONE,<br>Michael, A,<br>TOOHER, Michael | | MOSAID Referenc<br>Number | Title | Gountry<br>Name | Serial Number | Filed Date | Patent<br>Number | Issue Date | Inventor Names | |---------------------------|----------------------------------------------------------------------------------|------------------|---------------|------------|------------------|------------|-------------------------------------------------------------------------------------------------------| | 1203-02US-000-90 | METHOD AND APPARATUS<br>FOR INTEGRATED CIRCUIT<br>DESIGN WITH A SOFTWARE<br>TOOL | UNITED<br>STATES | 10/162,123 | 6/3/2002 | 8,766,496 | | MCMANUS, Michael, J. RIVERA, Bilhie, J. TALBURT, Richard WALKER, William, G. ZAMPAGLIONE, Michael, A. | | 1205-02US-000-90 | | UNITED<br>STATES | 10/162,120 | 6/3/2002 | 7,051,308 | ti . | MCMANUS, Michael, J. RIVERA, Billie, J. TALBURT, Richard WALKER, Willem, G. ZAMPAGLIONE, Michael, A. | | 1252-01US-0PR-25 | BALANCED PSEUDO-<br>RANDOM BINARY SEQUENCE<br>GENERATOR | UNITED<br>STATES | 80/912,307 | 4/17/2007 | | | GALLOWAY, Brien,<br>Jeffrey | | 1752-021 R 000 25 | BALANCED PSEUDO-<br>RANDOM BINARY SEQUENCE<br>GENERATOR | UNITED<br>STATES | 11/873,330 | 10/16/2007 | | | GALLOWAY, Brian,<br>Jeffrey | | 1253-01US-0PR-25 | | UNITED<br>STATES | 60/912,310 | 4/17/2007 | | | GALLOWAY, Brian,<br>Jeffrey<br>HILLMAN, Danlei, L. | | 1263-02US-000-90 | | UNITED<br>STATES | 11/946,767 | 11/28/2007 | | | GALLOWAY, Brian,<br>Jeffrey<br>HILLMAN, Daniel, L. | Page 6 of 6 PATENT REEL: 026456 FRAME: 0745 RECORDED: 06/17/2011