## 67664 # CH \$80.00 #### PATENT ASSIGNMENT ### Electronic Version v1.1 Stylesheet Version v1.1 | SUBMISSION TYPE: | NEW ASSIGNMENT | |-----------------------|----------------| | NATURE OF CONVEYANCE: | ASSIGNMENT | #### **CONVEYING PARTY DATA** | Name | Execution Date | |---------------------------------|----------------| | Mosaid Technologies Corporation | 09/07/2011 | #### **RECEIVING PARTY DATA** | Name: | Mosaid Technologies Incorporated | |-----------------|----------------------------------| | Street Address: | 11 Hines Road | | City: | Kanata | | State/Country: | CANADA | | Postal Code: | K2K 2X1 | #### PROPERTY NUMBERS Total: 2 | Property Type | Number | |----------------|---------| | Patent Number: | 6766496 | | Patent Number: | 7051308 | #### **CORRESPONDENCE DATA** Fax Number: (613)591-8148 Correspondence will be sent via US Mail when the fax attempt is unsuccessful. Phone: 613-599-9539 Email: ipadmin@mosaid.com Correspondent Name: Mosaid Technologies Incorporated Address Line 1: 11 Hines Road Address Line 2: Suite 203 Address Line 4: Ottawa, CANADA K2K 2X1 | ATTORNEY DOCKET NUMBER: | 1205-02US & 1203-02US | |-------------------------|-----------------------| | NAME OF SUBMITTER: | Victoria Donnelly | #### Total Attachments: 9 source=Mosaid Corp(sunnyvale) to Mosaid Tech Inc. (Kanata) with an Exhibit A of Corp patents#page1.tif source=Mosaid Corp(sunnyvale) to Mosaid Tech Inc. (Kanata) with an Exhibit A of Corp patents#page2.tif 501650024 REEL: 026866 FRAME: 0137 source=Mosaid Corp(sunnyvale) to Mosaid Tech Inc. (Kanata) with an Exhibit A of Corp patents#page3.tif source=Mosaid Corp(sunnyvale) to Mosaid Tech Inc. (Kanata) with an Exhibit A of Corp patents#page4.tif source=Mosaid Corp(sunnyvale) to Mosaid Tech Inc. (Kanata) with an Exhibit A of Corp patents#page5.tif source=Mosaid Corp(sunnyvale) to Mosaid Tech Inc. (Kanata) with an Exhibit A of Corp patents#page6.tif source=Mosaid Corp(sunnyvale) to Mosaid Tech Inc. (Kanata) with an Exhibit A of Corp patents#page7.tif source=Mosaid Corp(sunnyvale) to Mosaid Tech Inc. (Kanata) with an Exhibit A of Corp patents#page8.tif source=Mosaid Corp(sunnyvale) to Mosaid Tech Inc. (Kanata) with an Exhibit A of Corp patents#page9.tif PATENT REEL: 026866 FRAME: 0138 #### CONFIRMATORY ASSIGNMENT OF PATENT RIGHTS For good and valuable consideration, the receipt of which is hereby acknowledged, MOSAID Technologies Corporation, with an office at 1322 Orleans Drive, Sunnyvale, California, 94089-1116 U.S.A. ("Assignor"), confirms that it has sold, assigned, transferred, and conveyed unto MOSAID Technologies Incorporated, a Canadian company, with an address at 11 Hines Road, Kanata, Ontario K2K 2X1 CANADA ("Assignee"), or its designees, all right, title, and interest that currently exist and may exist in the future in and to any and all of the following (collectively, the "Patent Rights"): - (a) the provisional patent applications, patent applications and patents listed in Exhibit A (the "Patents"); - (b) all patents and patent applications to which any of the Patents directly or indirectly forms a basis of priority; - (c) all reissues, reexaminations, extensions, continuations, continuations in part, continuing prosecution applications, requests for continuing examinations, divisions, registrations of any item in any of the foregoing categories (a) and (b); - (d) all foreign patents, patent applications, and counterparts relating to any item of any of the foregoing categories (a) through (c), including, without limitation, certificates of invention, utility models, industrial design protection, design patent protection, and other governmental grants or issuances; and - (e) all items in any of the foregoing categories (b) through (d), whether or not expressly listed as Patents in Exhibit A and whether or not claims in any of the foregoing have been rejected, withdrawn, cancelled, or the like; - (f) all causes of action and remedies related to any of the Patents and/or any item in any of the foregoing categories (b) through (e) (including, without limitation, the right to sue for past, present, or future infringement, misappropriation or violation of rights related to any of the foregoing, and all rights to seek damages, injunctive relief, and any other remedies of any kind, and the right to collect royalties and other payments under or on account of any of the foregoing). Assignor represents, warrants and covenants that: (1) Assignor has the full power and authority, and has obtained all third party consents, approvals and/or other authorizations required to enter this Assignment of Patent Rights to Assignee; and Assignor hereby authorizes the respective patent office or government agency in each jurisdiction to issue any and all patents, certificates of invention, utility models or other governmental grants or issuances that may be granted upon any Page 1 of 3 | interest therein. | | |------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | IN WITNESS WHEREOF this Assign onSeptember 7, 2011 | nment of Patent Rights is executed at <u>Ottawa</u> | | ASSIGNOR: | | | By: Phillip Shaer Name: Secretary Title: | | | | | | STAT | EMENT OF WITNESS | | I, <u>Tammy Kelly</u><br>(name of witness) | whose full post office address is | | 6 Sauble Drive, Kanata, On | tario, K2M 2Y3 Canada | | was personally present and did s and such assignor is personally known t document. | see Phillip Shaer execute the within assignment o me to be the person described in such | | Janny Kel | (Signature of Witness) | of the Patent Rights in the name of the Assignee, as the assignee to the entire Assignee hereby accepts the assignment and transfer of the Patent Rights according to the terms stipulated herein. **ASSIGNEE: MOSAID** Technologies Incorporated Phillip Shaer Name: Vice-President, General Counsel and Corporate Secretary Title: \_\_\_\_\_ STATEMENT OF WITNESS whose full post office address is Tammy Kelly (name of witness) 6 Sauble Drive, Kanata, Ontario, K2M 2Y3 Canada was personally present and did see Phillip Shaer execute the within assignment and such assignor is personally known to me to be the person described in such document. Jannes Kielly Exhibit "A" List of Patents and Patent Applications | MOSAID Reference<br>Number | Title | Country<br>Name | Serial Number | Flied Date | Patent<br>Number | Issue Date | Inventor Names | |----------------------------|-------------------------------------------------------------------|------------------|-----------------|------------|------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------| | 1181-07CN-000-70 | Managing Power on Integrated<br>Circuits Using Power Islands | CHINA | 2004-80019586 | 5/7/2004 | aran-kriitakkinourakenna | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-08EP-000-70 | Managing Power On Integrated<br>Circuits Using Power Islands | EUROPE | 04751547.3-2224 | 5/7/2004 | ngganneya (Nggyya arawa | | HOBERMAN, Barry, A.<br>HILLMAN, Danlel, L.<br>SHIELL, Jon | | 1181-09IN-000-70 | Managing Power on integrated<br>Circuits Using Power Islands | INDIA | 3310/CHENP/2005 | 5/7/2004 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-06JP-000-70 | Managing Power on Integrated<br>Circuits Using Power Islands | JAPAN | 2006-532832 | 5/7/2004 | nationales (en el partir mantentità i instinct | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-05KR-000-70 | Managing Power on integrated<br>Circults Using Power Islands | SOUTH<br>KOREA | 10-2005-7021157 | 5/7/2004 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-04TW-000-70 | Managing Power On Integrated<br>Circuits Using Power Islands | TAIWAN | 93112998 | 5/7/2004 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-01US-0PR-70 | System and Method for<br>Managing Power in Integrated<br>Circuits | UNITED<br>STATES | 60/468,742 | 5/7/2003 | | | HOBERMAN, Barry, A. | | 1181-02US-000-75 | Managing Power on Integrated<br>Circuits Using Power Islands | UNITED<br>STATES | 10/840,893 | 5/7/2004 | 7,051,306 | 5/23/2006 | HOBERMAN, Barry, A.<br>HILLMAN, Danlei, L.<br>SHIELL, Jon | | 1181-10US-0C1-70 | Power Managers for an<br>Integrated Circuit | UNITED<br>STATES | 11/336,097 | 1/20/2006 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-11US-0C2-75 | Power Managers for an<br>Integrated Circuit | UNITED<br>STATES | 12/176,645 | 7/21/2008 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniel, L.<br>SHIELL, Jon | | 1181-03PCT-00-70 | Managing Power on Integrated<br>Circuits Using Power Islands | WIPO | PCT/US04/14205 | 5/7/2004 | | | HOBERMAN, Barry, A.<br>HILLMAN, Daniei, L.<br>SHIELL, Jon | | 1182-11CA-000-00 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | CANADA | 2,595,375 | 1/20/2005 | | | HOBERMAN, Barry, A<br>HILLMAN, Daniel, L.<br>WALKER, William, G.<br>CALLAHAN, John, M.<br>ZAMPAGLIONE,<br>Michael, A.<br>COLE, Andrew | | 1182-05CN-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | CHINA | 2005-80005487.1 | 1/20/2005 | | | HOBERMAN, Barry, A<br>HILLMAN, Danlel, L.<br>WALKER, William, G.<br>CALLAHAN, John, M.<br>ZAMPAGLIONE,<br>Michael, A.<br>COLE, Andrew | | MOSAID Reference<br>Number | Title | Country<br>Name | Serial Number | Filed Date | Patent<br>Number | issue Date | Inventor Names | |----------------------------|-----------------------------------------------------------|------------------|-----------------|------------|------------------|------------|-----------------------------------------------------------------------------------------------------------------------| | 1182-09EPO-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | EUROPE | 5711776.4 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-08IN-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | INDIA | 5060/DELNP/2006 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. ZAMPAGLIONE, Michael, A. CALLAHAN, John, M. COLE, Andrew | | 1182-06JP-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | JAPAN | 2006-554101 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-07KR-000-70 | Low Leakage and Data<br>Retention Circuitry | SOUTH<br>KOREA | 10-2006-7016624 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-04TW-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | TAIWAN | 94104756 | 2/18/2005 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-01US-0PR-70 | POWER MANAGEMENT AND POWER SAVINGS IN INTEGRATED CIRCUITS | UNITED<br>STATES | 60/546,574 | 2/19/2004 | | | HOBERMAN, Barry, A. HILLMAN, Daniel, L. DRORI, Joseph ZAMPAGLIONE, Michael, A. WALKER, William, G. CALLAHAN, John, M. | | 1182-10US-DIV-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | UNITED<br>STATES | 11/732,181 | 4/2/2007 | 7,348,804 | 3/25/2008 | HOBERMAN, Barry, A. HILLMAN, Daniei, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | MOSAID Reference<br>Number | Title | Country<br>Name | Seriai Number | Filed Date | Patent<br>Number | issue Date | Inventor Names | |----------------------------|-------------------------------------------------------------------------------------------------------------|------------------|-------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------| | 1182-12US-0C1-10 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | UNITED<br>STATES | 11/998,725 | 11/30/2007 | | | HOBERMAN, Barry, A. HILLMAN, Danlei, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-02US-000-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | UNITED<br>STATES | 11/041,687 | 1/20/2005 | 7,227,383 | 6/5/2007 | HOBERMAN, Barry, A. HILLMAN, Daniel, L. WALKER, Willam, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1182-03PCT-00-70 | LOW LEAKAGE AND DATA<br>RETENTION CIRCUITRY | WIPO | PCT/US2005/001938 | 1/20/2005 | | | HOBERMAN, Barry, A. HILLMAN, Danlei, L. WALKER, William, G. CALLAHAN, John, M. ZAMPAGLIONE, Michael, A. COLE, Andrew | | 1183-13CA-00-00 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | CANADA | 2,614,125 | 7/5/2005 | A Commence of the | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-06CN-00-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | CHINA | 2005-80026872.4 | 7/5/2005 | | | CAPLAN, Randy SCHWAKE, Steven | | 1183-09EPO-00-10 | Systems and Methods for minimizing static Leakage of an integrated Circuit | EUROPE | 5780186.2 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-08IL-00-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | ISRAEL | 180613 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-07IN-00-70 | Systems and Methods For<br>Minimizing Static Leakage Of<br>An Integrated Circuit | INDIA | 191/MUMNP/2007 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-04JP-00-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | JAPAN | 2007-520441 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1183-05KR-00-70 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | SOUTH<br>KOREA | 10-2007-7003098 | 7/5/2005 | | | CAPLAN, Randy SCHWAKE, Steven | | 1183-01US-0PR-70 | Systems and Methods for I/O<br>and Power Island Management<br>and Leakage Control on<br>Integrated Circuits | UNITED<br>STATES | 60/586,565 | 7/9/2004 | | | HOBERMAN, Barry, A.<br>COLE, Andrew<br>CAPLAN, Randy<br>SCHWAKE, Steven | | MOSAID Reference<br>Number | Titie | Country<br>Name | Serial Number | Filed Date | Patent<br>Number | issue Date | inventor Names | |----------------------------|-----------------------------------------------------------------------------------------------|------------------|-------------------|------------|------------------|------------|----------------------------------------------------| | 1183-02US-000-10 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN<br>INTEGRATED CIRCUIT | UNITED<br>STATES | 10/996,739 | 11/24/2004 | 7,279,956 | 10/9/2007 | Caplan, Randy J.<br>Schwake, Steven J. | | 1183-11US-CIP-10 | SYSTEMS AND METHODS<br>FOR MINIMIZING STATIC<br>LEAKAGE OF AN | UNITED<br>STATES | 11/900,971 | 9/14/2007 | 7,382,178 | 6/3/2008 | CAPLAN, Randy SCHWAKE, Steven | | 1183-12US-DIV-70 | INTEGRATED CIRCUIT SYSTEMS AND METHODS FOR MINIMIZING STATIC LEAKAGE OF AN INTEGRATED CIRCUIT | UNITED<br>STATES | 11/998,762 | 11/30/2007 | | | CAPLAN, Randy SCHWAKE, Steven | | 1183-03PCT-00-70 | SYSTEMS AND METHODS FOR MINIMIZING STATIC LEAKAGE OF AN INTEGRATED CIRCUIT | WIPO | PCT/US2005/023839 | 7/5/2005 | | | CAPLAN, Randy<br>SCHWAKE, Steven | | 1184-08CA-000-00 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | CANADA | 2,590,557 | 12/13/2005 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | 1184-07CN-000-10 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | CHINA | 2005-80048061.4 | 12/13/2005 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | 1184-06EP-000-10 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | EUROPE | 5854195.4 | 12/13/2005 | | | CAPLAN, Randy HARDY, Steven, P. COLE, Andrew | | 1184-09IN-000-10 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | INDIA | 3074/CHENP/2007 | 12/13/2005 | | | CAPLAN, Randy HARDY, Steven, P. COLE, Andrew | | 1184-04JP-000-10 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | JAPAN | 2007545736 | 12/13/2005 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | 1184-05KR-000-10 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | SOUTH<br>KOREA | 2007-7015938 | 12/13/2005 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | 1184-01US-0PR-70 | SYSTEMS AND METHODS<br>FOR PHASE LOCKED LOOP<br>USING CHARGE PUMPS | UNITED<br>STATES | 60/635,849 | 12/13/2004 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | 1184-02US-000-70 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | UNITED<br>STATES | 11/264,283 | 10/31/2005 | | | CAPLAN, Randy<br>HARDY, Steven, P.<br>COLE, Andrew | | 1184-03PCT-000-10 | PHASE-LOCKED LOOP<br>CIRCUITRY USING CHARGE<br>PUMPS WITH CURRENT<br>MIRROR CIRCUITRY | WIPO | PCT/US2005/045427 | 12/13/2005 | | | CAPLAN, Randy HARDY, Steven, P. COLE, Andrew | | 1185-05CA-000-00 | Integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | CANADA | 2,608,323 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, C | | MOSAID Reference<br>Number | Title | Country<br>Name | Serial Number | Filed Date | Patent<br>Number | issue Date | Inventor Names | |----------------------------|-------------------------------------------------------------------------------------------|------------------|-------------------|------------|---------------------------|------------|------------------------------------------------| | 1185-09CN-000-75 | integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | CHINA | 2006-80020927.5 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | | | | 0770000 | E (40/0006 | | | HILLMAN, Daniel, L. | | 1185-08EP-000-70 | Integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | EUROPE | 6770268.8 | 5/12/2006 | | | WALKER, William, G. | | 1185-10IN-000-75 | Integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | INDIA | 2079/MUMNP/2007 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1185-06JP-000-75 | integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | JAPAN | 2008-511396 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1185-07KR-000-75 | Integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | SOUTH<br>KOREA | 2007-7029220 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, Willam, G. | | 1185-04TW-000-75 | INTEGRATED CIRCUIT WITH<br>SIGNAL BUS FORMED BY<br>CELL ABUTMENT OF LOGIC<br>CELLS | TAIWAN | 95117110 | 5/15/2006 | maphisjoninnannöht (1984) | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1185-01US-0PR-70 | Integrated Circuit Layout with sleep transistors | UNITED<br>STATES | 60/680,888 | 5/13/2005 | | | HILLMAN, Danlei, L.<br>WALKER, William, G. | | 1185-02US-000-75 | Integrated Circult With Signal<br>Bus Formed By Cell Abutment<br>Of Logic Cells | UNITED<br>STATES | 11/433,158 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1185-03PCT-00-75 | Integrated Circuit With Signal<br>Bus Formed By Cell Abutment<br>of Logic Cells | WIPO | PCT/US2006/018409 | 5/12/2006 | | | HILLMAN, Daniel, L.<br>WALKER, William, G. | | 1188-02TW-000-70 | PHASE-LOCKED LOOP<br>FILTER CAPACITANCE WITH<br>A DRAG CURRENT | TAIWAN | 96112073 | 4/4/2007 | | | CAPLAN, Randy | | 1188-01US-000-75 | PHASE-LOCKED LOOP<br>FILTER CAPACITANCE WITH<br>A DRAG CURRENT | UNITED<br>STATES | 11/400,495 | 4/6/2006 | | | CAPLAN, Randy | | 1189-03TW-000-25 | REDUCED POWER CONSUMPTION CIRCUITRY FOR MEMORY USING A REFERENCE THRESHOLD VOLTAGE | TAIWAN | 96115098 | 4/27/2007 | | | ZAMPAGLIONE,<br>Michael, A.<br>TOOHER, Michael | | 1189-01US-0PR-70 | Reduced Power Consumption<br>Circuitry For Memory Using A<br>Referenced Threshold Voltage | UNITED<br>STATES | 60/796,138 | 4/28/2006 | | | ZAMPAGLIONE,<br>Michael, A.<br>TOOHER, Michael | | 1189-02US-000-25 | SRAM LEAKAGE REDUCTION<br>CIRCUIT | UNITED<br>STATES | 11/741,647 | 4/27/2007 | | | ZAMPAGLIONE,<br>Michael, A.<br>TOOHER, Michael | | 1189-04PCT-000-25 | SRAM LEAKAGE REDUCTION<br>CIRCUIT | WIPO | PCT/US2007/067633 | 4/27/2007 | | | ZAMPAGLIONE,<br>Michael, A.<br>TOOHER, Michael | | MOSAID Reference<br>Number | Title | Country<br>Name | Serial Number | Filed Date | Patent<br>Number | issue Date | Inventor Names | |----------------------------|--------------------------------------------------------------------------------|------------------|---------------|------------|------------------|------------|----------------------------------------------------------------------------------------------------------------------| | 1000 0000 000 | | UNITED<br>STATES | 10/162,123 | 6/3/2002 | 6,766,496 | | MCMANUS, Michaei, J. RIVERA, Billie, J. TALBURT, Richard WALKER, William, G. ZAMPAGLIONE, Michael, A. | | 1205-02US-000-90 | METHOD AND APPARATUS<br>FOR INTEGRATED CIRCUIT<br>DESIGN WITH LIBRARY<br>CELLS | UNITED<br>STATES | 10/162,120 | 6/3/2002 | 7,051,308 | 5/23/2006 | MCMANUS, Michael, J.<br>RIVERA, Billie, J.<br>TALBURT, Richard<br>WALKER, William, G.<br>ZAMPAGLIONE,<br>Michael, A. | | 1252-01US-0PR-25 | BALANCED PSEUDO-<br>RANDOM BINARY SEQUENCE<br>GENERATOR | UNITED<br>STATES | 60/912,307 | 4/17/2007 | | | GALLOWAY, Brian,<br>Jeffrey | | 1252-02US-000-25 | BALANCED PSEUDO-<br>RANDOM BINARY SEQUENCE<br>GENERATOR | UNITED<br>STATES | 11/873,330 | 10/16/2007 | | | GALLOWAY, Brian,<br>Jeffrey | | 1253-01US-0PR-25 | 011/0011 12/10 111011100 1 0.1 | UNITED<br>STATES | 60/912,310 | 4/17/2007 | | | GALLOWAY, Brian,<br>Jeffrey<br>HILLMAN, Daniel, L. | | 1253-02US-000-90 | CIRCUIT AND METHOD FOR<br>GLITCH CORRECTION | UNITED<br>STATES | 11/946,767 | 11/28/2007 | | | GALLOWAY, Brian,<br>Jeffrey<br>HILLMAN, Daniel, L. | Page 6 of 6