## PATENT ASSIGNMENT

# Electronic Version v1.1 Stylesheet Version v1.1

| SUBMISSION TYPE:      | NEW ASSIGNMENT |
|-----------------------|----------------|
| NATURE OF CONVEYANCE: | ASSIGNMENT     |

## **CONVEYING PARTY DATA**

| Name                          | Execution Date |
|-------------------------------|----------------|
| Silicon Graphics, Inc. et al. | 05/08/2009     |
| SGI International, Inc.       | 02/08/2012     |

## **RECEIVING PARTY DATA**

| Name:           | Silicon Graphics International, Corp. |  |
|-----------------|---------------------------------------|--|
| Street Address: | 16600 Landing Parkway                 |  |
| City:           | Fremont                               |  |
| State/Country:  | CALIFORNIA                            |  |
| Postal Code:    | 94538-6420                            |  |

## PROPERTY NUMBERS Total: 111

| Property Type  | Number  |
|----------------|---------|
| Patent Number: | 5434970 |
| Patent Number: | 5367690 |
| Patent Number: | 5920714 |
| Patent Number: | 5390330 |
| Patent Number: | 5295260 |
| Patent Number: | 5196377 |
| Patent Number: | 5281026 |
| Patent Number: | 5258944 |
| Patent Number: | 5211567 |
| Patent Number: | 5321697 |
| Patent Number: | 5537498 |
| Patent Number: | 5226171 |
| Patent Number: | 5765181 |
| Patent Number: | 5533198 |
|                | PATENT  |

**REEL: 027727 FRAME: 0212** 

| Patent Number: | 5689646 |
|----------------|---------|
| Patent Number: | 5434995 |
| Patent Number: | 5343359 |
| Patent Number: | 5487074 |
| Patent Number: | 6282583 |
| Patent Number: | 5581705 |
| Patent Number: | 5197130 |
| Patent Number: | 5561784 |
| Patent Number: | 5251097 |
| Patent Number: | 5208914 |
| Patent Number: | 5175862 |
| Patent Number: | 5179702 |
| Patent Number: | 6195676 |
| Patent Number: | 5168547 |
| Patent Number: | 5253359 |
| Patent Number: | 5165038 |
| Patent Number: | 5524255 |
| Patent Number: | 5168570 |
| Patent Number: | 5239629 |
| Patent Number: | 5193187 |
| Patent Number: | 5055707 |
| Patent Number: | 5175856 |
| Patent Number: | 5015800 |
| Patent Number: | 5159678 |
| Patent Number: | 5276955 |
| Patent Number: | 5142100 |
| Patent Number: | 5428803 |
| Patent Number: | 5625831 |
| Patent Number: | 5293626 |
| Patent Number: | 5339415 |
| Patent Number: | 5202988 |
| Patent Number: | 5329188 |
| Patent Number: | 5355397 |
| Patent Number: | 5041903 |
| Patent Number: | 5418481 |
| <u> </u>       | PATENT  |

|                | 5784706 |
|----------------|---------|
| Patent Number: | 5583990 |
| Patent Number: | 5797035 |
| Patent Number: | 5737628 |
| Patent Number: | 6173428 |
| Patent Number: | 5392292 |
| Patent Number: | 5696922 |
| Patent Number: | 6119198 |
| Patent Number: | 5566321 |
| Patent Number: | 5535365 |
| Patent Number: | 5802341 |
| Patent Number: | 5586325 |
| Patent Number: | 6128639 |
| Patent Number: | 5900023 |
| Patent Number: | 5721921 |
| Patent Number: | 5835925 |
| Patent Number: | 6029212 |
| Patent Number: | 5761706 |
| Patent Number: | 5701416 |
| Patent Number: | 5659796 |
| Patent Number: | 5765198 |
| Patent Number: | 5940625 |
| Patent Number: | 6480548 |
| Patent Number: | 7167523 |
| Patent Number: | 5761043 |
| Patent Number: | 5841973 |
| Patent Number: | 5864738 |
| Patent Number: | 6055618 |
| Patent Number: | 5761534 |
| Patent Number: | 5768104 |
| Patent Number: | 6305463 |
| Patent Number: | 5805418 |
| Patent Number: | 5963428 |
| Patent Number: | 5694028 |
| Patent Number: | 6233704 |
|                | PATENT  |

|                | 5748900 |
|----------------|---------|
| Patent Number: | 5958017 |
| Patent Number: | 5801924 |
| Patent Number: | 5862313 |
| Patent Number: | 5805788 |
| Patent Number: | 6142789 |
| Patent Number: | 6181231 |
| Patent Number: | 6055157 |
| Patent Number: | 6205119 |
| Patent Number: | 6172874 |
| Patent Number: | 6092226 |
| Patent Number: | 6018459 |
| Patent Number: | 6085303 |
| Patent Number: | 6230252 |
| Patent Number: | 5970232 |
| Patent Number: | 6633958 |
| Patent Number: | 6216174 |
| Patent Number: | 6308250 |
| Patent Number: | 5946496 |
| Patent Number: | 6116915 |
| Patent Number: | 5913069 |
| Patent Number: | 6256677 |
| Patent Number: | 5987626 |
| Patent Number: | 6226330 |
| Patent Number: | 6101181 |
| Patent Number: | 6674720 |
| Patent Number: | 6167947 |

### **CORRESPONDENCE DATA**

**Fax Number**: (650)843-4001 **Phone**: 6508434000

Email: vskliba@morganlewis.com

Correspondence will be sent to the e-mail address first; if that is unsuccessful, it will be sent

via US Mail.

Correspondent Name: Morgan Lewis & Bockius LLP

Address Line 1: 3000 El Camino Real, Bldg 2, Suite 700

Address Line 4: Palo Alto, CALIFORNIA 94306

|                    | 001361-0010        |  |
|--------------------|--------------------|--|
| NAME OF SUBMITTER: | Douglas J. Crisman |  |
|                    |                    |  |

Total Attachments: 57 source=SGIC#page1.tif source=SGIC#page2.tif source=SGIC#page3.tif source=SGIC#page4.tif source=SGIC#page5.tif source=SGIC#page6.tif source=SGIC#page7.tif source=SGIC#page8.tif source=SGIC#page9.tif source=SGIC#page10.tif source=SGIC#page11.tif source=SGIC#page12.tif source=SGIC#page13.tif source=SGIC#page14.tif source=SGIC#page15.tif source=SGIC#page16.tif source=SGIC#page17.tif source=SGIC#page18.tif source=SGIC#page19.tif source=SGIC#page20.tif source=SGIC#page21.tif source=SGIC#page22.tif source=SGIC#page23.tif source=SGIC#page24.tif source=SGIC#page25.tif source=SGIC#page26.tif source=SGIC#page27.tif source=SGIC#page28.tif source=SGIC#page29.tif source=SGIC#page30.tif source=SGIC#page31.tif source=SGIC#page32.tif source=SGIC#page33.tif source=SGIC#page34.tif source=SGIC5#page1.tif source=SGIC5#page2.tif source=SGIC5#page3.tif source=SGIC5#page4.tif source=SGIC5#page5.tif source=SGIC5#page6.tif source=SGIC5#page7.tif source=SGIC5#page8.tif source=SGIC5#page9.tif source=SGIC5#page10.tif source=SGIC5#page11.tif source=SGIC5#page12.tif source=SGIC5#page13.tif source=SGIC5#page14.tif source=SGIC5#page15.tif

| source=SGIC5#page16.tif |  |
|-------------------------|--|
| source=SGIC5#page17.tif |  |
| source=SGIC5#page18.tif |  |
| source=SGIC5#page19.tif |  |
| source=SGIC5#page20.tif |  |
| source=SGIC5#page21.tif |  |
| source=SGIC5#page22.tif |  |
| source=SGIC5#page23.tif |  |
|                         |  |

## **ASSIGNMENT**

WHEREAS, SGI International, Inc., a Delaware corporation, having a place of business at 46600 Landing Parkway, Fremont California 94538 (ASSIGNOR), is the owner of the entire right, title and interest in and to the inventions, patents, and patent applications (hereinafter referred to as the "Patent Properties") listed in Exhibit A attached hereto; and

WHEREAS, ASSIGNOR has agreed to assign the Patent Properties to Silicon Graphics International, Corp., a Delaware corporation, (ASSIGNEE) having a principal place of business at 46600 Landing Parkway, Freemont, California 94538, and ASSIGNEE is desirous of obtaining the entire right, title and interest in and to the Patent Properties;

NOW, THEREFORE, for good and valuable consideration, the receipt and sufficiency of which are hereby acknowledged ASSIGNOR assigns and transfers to ASSIGNEE its successors, legal representatives, and assigns, its entire right, title, and interest in, to, and under the Patent Properties in the U.S. and every foreign country and its entire right, title, and interest in, to, and under the Patent Properties and related applications (e.g., provisional applications, non-provisional applications, continuations, continuations-in-part, divisionals, reissues, reexaminations, National phase applications, including petty patent applications, utility model applications, and design applications) that may be filed in the United States and every foreign country on the Patent Properties, and extensions or derivations thereof, both foreign and domestic, that may issue thereon.

- 2. ASSIGNOR HEREBY authorizes and requests the Commissioner of Patents and Trademarks of the United States, and any Official of any country or countries foreign to the United States, whose duty it is to issue patents or other evidence or forms of industrial property protection on applications as aforesaid, to issue the same to the said ASSIGNEE, its successors, legal representatives and assigns, in accordance with the terms of this instrument.
- 3. This Assignment includes an assignment for the entire right, title, and interest in, to, and under the Patent Properties, together with all claims for damages by reason of past infringement of the Patent Properties, with the right to sue for and collect for such damages, the same to be held and enjoyed by ASSIGNEE for its own use and enjoyment, and for the use and enjoyment of its successors, assigns or other legal representatives, to the end of the terms for which the Patent Properties are granted as fully and entirely as the same would have been held and enjoyed by ASSIGNOR if this assignment had not been made.

1

SGI International, Inc. to Silicon Graphics International, Corp.

Patent Assignment

4. The terms, covenants, and conditions of this Assignment shall inure to the benefit of ASSIGNEE, its successors, assigns and other legal representatives, and shall be binding upon ASSIGNOR, its legal representatives and assigns.

IN WITNESS WHEREOF, Silicon Graphics International, Inc., and Silicon Graphics

| International, Corp., have executed this instrument on the dates indicated below.   |                                                  |  |
|-------------------------------------------------------------------------------------|--------------------------------------------------|--|
| SGII                                                                                | MIERNATIONAL, INC.                               |  |
|                                                                                     | Name: KONALD D. VERDOORN  Title: Time of the CED |  |
|                                                                                     | Title: INTERIM CEO  Date: FEB 8, 2012            |  |
| Witnessed by:  Name: Bruce Elder  Address: 46600 Landing Parkony  Fremont, CA 94538 |                                                  |  |
| SILIC                                                                               | CON GRAPHICS INTERNATIONAL, CORP.                |  |
|                                                                                     | Jumpenfler                                       |  |
|                                                                                     | Name: Jenniferw. Pileggi                         |  |
|                                                                                     | Title: SW, GC & Secretary                        |  |
| Witnessed by:                                                                       | Date: February 8, 2012                           |  |
| Name: Bruce Elder<br>Address: 46600 Landing Parting<br>Freenant, CA 94538           |                                                  |  |

**PATENT REEL: 027727 FRAME: 0219** 

Patent Assignment

SGI International, Inc. to Silicon Graphics International, Corp.

# Exhibit A

Patent Properties

Assigned by: SGI International, Inc., (formerly Silicon Graphics International, Inc.)

to: Silicon Graphics International, Corp.

As set out in the:

Bill of Sale dated May 8, 2009

referencing the:

Asset Purchase Agreement dated March 31, 2009

and

Amendment to Asset Purchase Agreement dated April 30, 2009

which includes the listing of the Patent Properties in:

Schedule 2.1(f)

3

SGI International, Inc. to Silicon Graphics International, Corp.

Patent Assignment

# Delaware

PAGE 1

# The First State

I, JEFFREY W. BULLOCK, SECRETARY OF STATE OF THE STATE OF

DELAWARE, DO HEREBY CERTIFY THE ATTACHED IS A TRUE AND CORRECT

COPY OF THE CERTIFICATE OF AMENDMENT OF "SILICON GRAPHICS

INTERNATIONAL, INC.", CHANGING ITS NAME FROM "SILICON GRAPHICS

INTERNATIONAL, INC." TO "SGI INTERNATIONAL, INC.", FILED IN THIS

OFFICE ON THE THIRTEENTH DAY OF MAY, A.D. 2009, AT 3:04 O'CLOCK

P.M.

A FILED COPY OF THIS CERTIFICATE HAS BEEN FORWARDED TO THE NEW CASTLE COUNTY RECORDER OF DEEDS.

4681325 8100

090468241

You may verify this certificate online at corp.delaware.gov/authver.shtml

Jeffrey W Bullock, Secretary of State

AUTHENT\( CATION : 7299773

DATE: 05-13-09

State of Delaware Secretary of State Division of Corporations Delivered 03:06 PM 05/13/2009 FILED 03:04 PM 05/13/2009 SRV 090468241 - 4681325 FILE

# CERTIFICATE OF AMENDMENT OF THE CERTIFICATE OF INCORPORATION OF SILICON GRAPHICS INTERNATIONAL, INC.

SILICON GRAPHICS INTERNATIONAL, INC., a corporation organized and existing under and by virtue of the General Corporation Law of the State of Delaware (the "Corporation"), hereby certifies that:

FIRST: The name of the Corporation is SILICON GRAPHICS INTERNATIONAL, INC.

SECOND: The date on which the original Certificate of Incorporation of the Corporation was filed with the Secretary of State of the State of Delaware is May 4, 2009.

**THIRD:** The Board of Directors of the Corporation, acting in accordance with the provisions of Sections 141 and 242 of the General Corporation Law of the State of Delaware, adopted resolutions amending its Certificate of Incorporation as follows:

Article I shall be amended and restated to read in its entirety as follows:

"The name of this corporation is SGI International, Inc."

FOURTH: Thereafter pursuant to a resolution of the Board of Directors, this Certificate of Amendment was submitted to the sole stockholder of the Corporation for its approval, and was duly adopted in accordance with the provisions of Sections 228 and 242 of the General Corporation Law of the State of Delaware.

IN WITNESS WHEREOF, SILICON GRAPHICS INTERNATIONAL, INC. has caused this Certificate of Amendment to be signed by its President and Chief Executive Officer on this 13<sup>th</sup> day of May, 2009.

SILICON GRAPHICS INTERNATIONAL, INC.

/s/ Mark Barrenechea

MARK BARRENECHEA,
PRESIDENT AND CHIEF EXECUTIVE OFFICER

781788 v1/HN

## BILL OF SALE AND ASSIGNMENT AGREEMENT

FOR VALUE RECEIVED, and other good and valuable consideration, the receipt and sufficiency of which are hereby acknowledged on this 8th day of May, 2009 ("Effective Date"), Silicon Graphics, Inc., Silicon Graphics Real Estate, Inc., Silicon Graphics World Trade Corporation, ParaGraph International, Inc., WTI Development, Inc., Silicon Studio, Inc., Silicon Graphics of Manhattan, Inc., Cray Research, L.L.C., Cray Financial Corp., Cray Research America Latina Ltd., Cray Research (Eastern Europe) Ltd., Cray Research (India) Ltd., Cray Asia/Pacific, Inc. and Cray Research International Inc. on the one hand (collectively, the "Selling Entities") do hereby sell, assign, transfer, convey and deliver to Silicon Graphics International, Inc., a Delaware corporation (the "Buyer") on the other hand, all of Selling Entities' right, title and interest in and to all of the Purchased Assets as defined in that certain Asset Purchase Agreement by and among the Selling Entities and the Buyer dated March 31, 2009, as amended on April 30, 2009 (the "Purchase Agreement") except as set forth in Exhibit A hereto. Capitalized terms used without definitions herein shall have the meanings ascribed to such terms in the Purchase Agreement.

- 1. Assignment of Purchased Assets. In accordance with and subject to the terms and conditions set forth in the Purchase Agreement, the Selling Entities hereby sell, assign, convey, transfer and deliver unto Buyer all of their right, title and interest in and to the Purchased Assets, as described and other than as set forth in Exhibit A, free and clear of all Encumbrances (other than Permitted Encumbrances and subject to any order entered by the Bankruptcy Court as of the date hereof resolving any previously filed objection to the assumption and assignment of executory contracts and unexpired leases of nonresidential real property and/or proposed cure amount) as provided in the Purchase Agreement and the Sale Order; provided that the Selling Entities do not assume and assign unto Buyer any executory contract or unexpired lease of nonresidential property that is subject to any objections to the assumption and assignment thereof and/or proposed cure amount that have not been resolved as of the date hereof. Buyer hereby accepts such assignment. The parties acknowledge that title to and possession of such assets will pass in the jurisdiction where such assets are located, regardless of the jurisdiction in which this Bill of Sale and Assignment Agreement, or any other agreement, is executed.
- Agreement and the Sale Order, hereby sell, assign, convey and transfer to Buyer all of their right, title and interest in and to the Assumed Agreements identified in Exhibit B to this Bill of Sale and Assignment Agreement free and clear of all Encumbrances (other than Permitted Encumbrances and subject to any order entered by the Bankruptcy Court as of the date hereof resolving any previously filed objection to the assumption and assignment of executory contracts and unexpired leases of nonresidential real property and/or proposed cure amount); provided that the Selling Entities do not assume and assign unto Buyer any executory contract or unexpired lease of nonresidential property that is subject to any objections to the assumption and assignment thereof and/or proposed cure amount that have not been resolved as of the date hereof. Buyer hereby accepts such assignment.

1

- 3. <u>No Liabilities Assumed.</u> Buyer does not assume and is not obligated to pay, perform or otherwise discharge any Liabilities of the Selling Entities or their Affiliates other than the Assumed Liabilities pursuant to the Purchase Agreement and the Assumption Agreement.
- 4. <u>Construction</u>. The terms "hereby," "hereto," "hereunder" and any similar terms as used in this Bill of Sale and Assignment Agreement, refer to this Bill of Sale and Assignment Agreement in its entirety and not only to the particular portion of this Bill of Sale and Assignment Agreement where the term is used. The term "including," when used herein without the qualifier, "without limitation," shall mean "including, without limitation." Wherever in this Bill of Sale and Assignment Agreement the singular number is used, the same shall include the plural, and the masculine gender shall include the feminine and neuter genders, and vice versa, as the context shall require. The word "or" shall not be construed to be exclusive. Provisions shall apply, when appropriate, to successive events and transactions. Unless otherwise indicated, references to Schedules and Exhibits refer to Schedules and Exhibits of and to this Bill of Sale and Assignment Agreement.
- 5. <u>Purchase Agreement Controls</u>. To the extent any terms and provisions of this Bill of Sale and Assignment Agreement are inconsistent with or in conflict with any term, condition or provision of the terms and provisions of the Purchase Agreement, the terms of the Purchase Agreement shall govern and control.
- 6. Governing Law. This Bill of Sale and Assignment Agreement shall be governed by the laws of the State of New York, without giving effect to the principles of conflicts of laws thereof.
- 7. <u>Counterparts</u>. This Bill of Sale and Assignment Agreement may be executed and delivered (including by facsimile transmission) in one or more counterparts, and by the different parties hereto in separate counterparts, each of which, when executed and delivered, shall be deemed to be an original but all of which taken together shall constitute one and the same agreement.

[SIGNATURE PAGE FOLLOWS]

IN WITNESS WHEREOF, the parties hereto have executed and entered into this Bill of Sale and Assignment Agreement effective as of the Effective Date.

| Silicon Graphics, Inc.  Debtor and Debtor In Possession  By:  Name:  Its:                   |                                                                                  |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Silicon Graphics Real Estate, Inc.  Debtor and Debtor In Possession  By:  Name:  Its:       | ParaGraph International, Inc.  Debtor and Debtor In Possession  By:  Name:  Its: |
| Silicon Graphics World Trade Corporation  Debtor and Debtor In Possession  By:  Name:  Its: | WTI Development, Inc.  Debtor and Debtor In Possession  By:  Name:  Its:         |
| Silicon Graphics of Manhattan, Inc.  Debtor and Debtor In Possession  By:  Name:  Its:      | Silicon Studio, Inc.  Debtor and Debtor In Possession  By:                       |

Signature Page to Bill of Sale and Assignment Agreement

| Cray Financial Corp.  Debtor and Debtor In Possession  By:  Name:  Its:    | Cray Research, L.L.C.  Debtor and Debtor In Possession  By:                         |
|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Cray Research (Eastern Europe) Ltd.  Debtor and Debtor in Possession  By:  | Cray Research America Latina Ltd.  Debtor and Debtor In Possession  By:             |
| Cray Asia/Pacific, Inc.  Debtor and Debtor In Possession  By:  Name:  Its: | Cray Research (India) Ltd.  Debtor and Debtor In Possession  By:                    |
|                                                                            | Cray Research International Inc.  Debtor and Debtor In Possession  By:  Name:  Its: |

Signature Page to Bill of Sale and Assignment Agreement

IN WITNESS WHEREOF, the parties hereto have executed and entered into this Bill of Sale and Assignment Agreement effective as of the Effective Date.

Agreed and Accepted

SILICON GRAPHICS INTERNATIONAL, INC.

..\ /

By;

Name IAMES WHEAT

Its: Chief FINANIA OFFICE

[Exhibits and Schedules have been redacted from this document.]

# ASSET PURCHASE AGREEMENT

**BY AND AMONG** 

SILICON GRAPHICS, INC.

EACH OF THE SUBSIDIARIES OF SILICON GRAPHICS, INC. LISTED ON SCHEDULE I

**AND** 

RACKABLE SYSTEMS, INC.

DATED AS OF MARCH 31, 2009

# **SCHEDULES**

Schedule 2.1(f)

Specified IP

-i-

#### ASSET PURCHASE AGREEMENT

This Asset Purchase Agreement (this "<u>Agreement</u>") is made and entered into as of this 31st day of March, 2009 by and among SILICON GRAPHICS, INC., a Delaware corporation (the "<u>Seller</u>") and each of the subsidiaries of the Seller listed on Schedule I (together with the Seller, the "<u>Selling Entities</u>"), and RACKABLE SYSTEMS, INC. a Delaware corporation (the "<u>Buyer</u>").

WHEREAS, the Selling Entities are preparing to file Chapter 11 bankruptcy petitions pursuant to Title 11 of the United States Code, 11 U.S.C. § 101, et seq. (collectively, the "Bankruptcy Case"); and

WHEREAS, the Buyer desires to purchase (directly and/or, in the Buyer's sole discretion, through an affiliate of the Buyer (a "Buyer Affiliate")) from the Selling Entities, and the Selling Entities desire to sell to the Buyer and/or (in the Buyer's sole discretion) a Buyer Affiliate, certain of the Selling Entities' assets free and clear of Encumbrances (as defined below) except for Permitted Encumbrances (as defined below), and to assume from the Selling Entities certain specified liabilities pursuant to the terms and subject to the conditions set forth herein.

NOW, THEREFORE, in consideration of the mutual covenants, representations, warranties and agreements hereinafter set forth, and intending to be legally bound hereby, the parties hereto agree as follows:

ARTICLE I DEFINITIONS

[This page has been redacted from this document.]

"Encumbrances" means any charge, lien (statutory or otherwise), mortgage, lease, hypothecation, encumbrance, pledge, security interest, option, right of use, first offer or first refusal, easement, servitude, restrictive covenant, encroachment, Claim, conditional or installment sale agreement, use or transfer limitation, equitable interest or similar restriction; *provided, however*, that Assumed Liabilities shall not constitute Encumbrances.

"Intellectual Property" means algorithms, APIs, apparatus, designs, net lists, databases, data collections, diagrams, inventions (whether or not patentable), know-how, logos, marks (including brand names, product names, logos, and slogans), circuit designed assemblies, semiconductor devices, net lists, IP cores, photo masks, test vectors, methods, network configurations and architectures, processes, proprietary information, protocols, schematics, specifications, software, software code (in any form, including source code and executable or object code), subroutines, techniques, user interfaces, URLs, web sites, works of authorship and other forms of technology (whether or not embodied in any tangible form and including all tangible embodiments of the foregoing, such as instruction manuals, laboratory notebooks, prototypes, samples, studies and summaries).

"Intellectual Property Rights" means all rights of the following types, which may exist or be created under the laws of any jurisdiction in the world: (i) rights associated with works of authorship, including exclusive exploitation rights, mask work rights, copyrights and moral rights; (ii) trademark and trade name rights and similar rights; (iii) trade secret rights; (iv) patents and industrial property rights; (v) other proprietary rights in Intellectual Property; and (vi) rights in or relating to registrations, renewals, extensions, combinations, divisions, and reissues of, and applications for, any of the rights referred to in clauses "(i)" through "(v)" above.



zoning, entitlement, building and other land use by-laws, ordinances or regulations imposed by Governmental Authorities having jurisdiction over any Owned Real Property which are not violated in any material respect by the current occupancy, use and operation of the Owned Real Property; (d) covenants, conditions, restrictions, easements, title imperfections and other similar encumbrances affecting title to the Owned Real Property, other than contracts that secure monetary liens, that do not adversely affect the current occupancy, use, operation or value of the Owned Real Property in any material respect; (e) all matters that would be disclosed on an accurate current survey of the Owned Real Property that would not adversely affect the current occupancy, use, operation or value of the Owned Real Property in any material respect, (f) statutory liens creating a security interest in favor of landlords under leases which do not interfere with the Selling Entities' current use of, or affect the value of, any material Purchased Asset, in either case, in any material respect; (g) Encumbrances on any of the Purchased Assets which do not materially and adversely interfere with the Selling Entities' current use of, or materially and adversely affect the value of, the Purchased Assets, taken as a whole; (h) Encumbrances contained in the Assumed Agreements; (i) Encumbrances arising from applicable laws of general application which do not interfere with the Selling Entities' current use of, or affect the value of, any material Purchased Asset, in either case, in any material respect; and (j) the Encumbrances disclosed as items 1 through 5 in Schedule 5.3(a).

"Registered IP" means all Specified IP that, as of the date of this Agreement, is registered, filed or issued under the authority of, with or by any Governmental Authority in the United States of America, including all patents, registered copyrights, registered mask works and registered trademarks and all applications for any of the foregoing.

"Specified IP" means all Intellectual Property and Intellectual Property Rights (including the goodwill of the Selling Entities) owned by the Selling Entities as of the Closing (including the right to use the name Silicon Graphics, SGI and other trade names included in the Purchased Assets and including the Intellectual Property listed on Schedule 2.1(f) but excluding the Excluded Patents), and all right, title and interest of the Selling Entities in the Licensed Intellectual Property.

[This page has been redacted from this document.]

## ARTICLE II PURCHASE AND SALE

Section 2.1 Purchase and Sale of Assets. Upon the terms and subject to the satisfaction of the conditions contained in this Agreement, at the Closing, the Selling Entities shall sell, assign, convey, transfer and deliver to the Buyer and/or (in the Buyer's sole discretion) a Buyer Affiliate, and the Buyer and/or (in the Buyer's sole discretion) a Buyer Affiliate shall, by the Buyer's payment of the Purchase Price, purchase and acquire from the Selling Entities, all of the Selling Entities' right, title and interest, free and clear of all Encumbrances (other than Permitted Encumbrances), in and to all of the properties, rights, interests and other tangible and intangible assets of the Selling Entities (wherever located and whether or not required to be reflected on a balance sheet prepared in accordance with generally accepted accounting principles), including any assets acquired by the Selling Entities after the date hereof but prior to the Closing; provided, however, that: (A) the Purchased Assets shall not include any Excluded Assets; and (B) from and after the date hereof until Closing, the Buyer may designate, in its sole discretion, any asset or assets that would otherwise be Purchased Assets as Excluded Assets by providing written notice of such designation to the Seller, in which case Schedule 2.2 shall be deemed to be amended accordingly. Without limiting the generality of the foregoing, the Purchased Assets shall include the following (except to the extent listed or otherwise included as an Excluded Asset):

-7-

(f) all Specified IP;

[Pages 9 to 37 have been redacted from this document.]

IN WITNESS WHEREOF, the parties hereto have caused this Agreement to be executed as of the date first above written by their respective officers thereunto duly authorized.

RACKABLE SYSTEMS, INC.

Name:

Mark Barrenechea

Title:

President and Chief Executive Officer

IN WITNESS WHEREOF, the parties hereto have caused this Agreement to be executed as of the date first above written by their respective officers thereunto duly authorized.

SILICON GRAPHICS, INC. Name: Greg Wood Title: Chief Financial Officer SILICON GRAPHICS REAL ESTATE, INC. By: Name: Greg Wood Title: Chief Financial Officer SILICON GRAPHICS WORLD TRADE CORPORATION By: Name: Greg Wood Title: Chief Financial Officer SILICON GRAPHICS FEDERAL, INC. Name: Greg Wood Title: Chief Financial Officer PARAGRAPH INTERNATIONAL, INC. Name: Greg Wood Title: Chief Financial Officer WTI DEVELOPMENT, INC. Name: Greg Wood Title: Chief Financial Officer

SILICON STUDIO, INC.

Name: Greg Wood

Title: Chief Financial Officer

| SILICON GRAPHICS OF MANHATTAN, INC.                                              |
|----------------------------------------------------------------------------------|
| By:Name: Diane Gibson Title: President                                           |
| By:  Name: Greg Wood  Title: Chief Financial Officer                             |
| By: Name: Greg Wood Title: Chief Financial Officer                               |
| By:  Name: Greg Wood  Title: Chief Financial Officer                             |
| By: Name: Greg Wood Title: Chief Financial Officer                               |
| CRAY RESEARCH (INDIA) LTD.  By:  Name: Greg Wood  Title: Chief Financial Officer |
| By:  Name: Greg Wood  Title: Chief Financial Officer                             |
| By:  Name: Greg Wood  Title: Chief Financial Officer                             |

[Exhibits have been redacted from this document.]

### AMENDMENT TO ASSET PURCHASE AGREEMENT

This Amendment (this "Amendment") to the Asset Purchase Agreement (the "Asset Purchase Agreement") by and among SILICON GRAPHICS, INC., a Delaware corporation (the "Seller") and each of the subsidiaries of the Seller listed on Schedule I thereto (together with the Seller, the "Selling Entities"), and RACKABLE SYSTEMS, INC. a Delaware corporation (the "Buyer") dated as of March 31, 2009, is being entered into as of April 30, 2009, among the Seller, the Selling Entities and the Buyer in accordance with Section 10.1 of the Asset Purchase Agreement. All capitalized terms used but not otherwise defined in this Amendment have the meanings given to them in the Asset Purchase Agreement. The Asset Purchase Agreement is hereby amended as follows:

3. Schedule 2.1(f) to the Asset Purchase Agreement is amended and restated and is attached as Exhibit 1 to this Amendment.

[The following 5 pages of the Amendment to Asset Purchase Agreement have been redacted from this document.]

IN WITNESS WHEREOF, the parties hereto have caused this Amendment to be executed as of the date first above written by their respective officers thereunto duly authorized.

RACKABLE SYSTEMS, INC.

By:\_\_\_\_

Name: Title:

JAMES WHERT Senior VICE PRSIDENT AND Chief FINANCIAL OFFICE

IN WITNESS WHEREOF, the parties hereto have caused this Amendment to be executed as of the date first above written by their respective officers thereunto duly authorized.

| SILICON GRAPHICS, INC.                         |
|------------------------------------------------|
| By: Name: Grad Vood                            |
| Name: Greg Wood Title: CFo                     |
| SILICON GRAPHICS REAL ESTATE, INC.             |
| Ву: 1 1 11                                     |
| Name: Greg Wood Title: Chief Financial Officer |
| SILICON GRAPHICS WORLD TRADE<br>CORPORATION    |
| By: July                                       |
| Name: Grea Wood                                |
| Title: Director Chief Financial Office.        |
| SILICON GRAPHICS FEDERAL, INC.                 |
| Ву:                                            |
| Name:                                          |
| Title:                                         |
| PARAGRAPH INTERNATIONAL, INC.                  |
| By: J J WJ                                     |
|                                                |
| Title: Chief Financial Officer                 |
| WTI DEVELOPMENT, INC.                          |
| By: 1 1 W.                                     |
| Name: Gree Wood                                |
| Title: Chief Financial Officer                 |

IN WITNESS WHEREOF, the parties hereto have caused this Amendment to be executed as of the date first above written by their respective officers thereunto duly authorized.

| SILICON GRAPHICS, INC.                                 |
|--------------------------------------------------------|
| Bv:                                                    |
| Name:                                                  |
| Title:                                                 |
| SILICON GRAPHICS REAL ESTATE, INC.                     |
| Bv:                                                    |
| Name:                                                  |
| Title:                                                 |
|                                                        |
| SILICON GRAPHICS WORLD TRADE<br>CORPORATION            |
| By:                                                    |
| Name:                                                  |
| Title:                                                 |
|                                                        |
| SILICON GRAPHICS FEDERAL, INC.                         |
| 11 00 101                                              |
| By: Kent Randsph  Name: Kent Randsph  Title: Sperstary |
| Name: Kent Kandolph                                    |
| Title: Secretary                                       |
| PARAGRAPH INTERNATIONAL, INC.                          |
| By:                                                    |
| Name:                                                  |
| Title:                                                 |
| WTI DEVELOPMENT, INC.                                  |
| Bv:                                                    |
| Name:                                                  |
| Title:                                                 |

| SILICON STUDIO, INC.                                   |
|--------------------------------------------------------|
| By: Name: Grey Wood Title: Chief Financial Officer     |
| SILICON GRAPHICS OF MANHATTAN, INC                     |
| By: Storke De<br>Name: Diane Gibson<br>Title: Prendent |
| CRAY RESEARCH, L.L.C.                                  |
| By: Name: Greg Wood Title: Chief Financial Officer     |
| CRAY FINANCIAL CORP.                                   |
| By:  Name: Greg Wood  Title: Chief Finneial Officer    |
| Title: Chief Financial Officer                         |
| CRAY RESEARCH AMERICA LATINA LTD.                      |
| By: Jul Wil                                            |
| Name: Greg Wood Title: Chief Financial efficer         |
| CRAY RESEARCH (EASTERN EUROPE)<br>LTD.                 |
| Name: Greg Wood Title: Chief Financial Officer         |
| Title: Chief Financial Officer                         |
| CRAY RESEARCH (INDIA) LTD.                             |
| By: Wal                                                |
| Name: Greg Wood Title:                                 |

| CRAY AS | IA/PACIFIC, INC. |           |
|---------|------------------|-----------|
| By:     | لما لم           |           |
| Name:   | Grey Wood        |           |
| Title:  | Chief Financial  | oftier    |
| CRAY RE | SEARCH INTERNATI | ONAL INC. |
| Ву:     | Lu Lal           |           |
| Name:   | Grey Wood        | -         |
| Title:  | Mark .           | 6/4- 41   |

## EXHIBIT 1

## AMENDED AND RESTATED SCHEDULE 2.1(f)

## SPECIFIED IP

See attached.

| MULTIPROCESSOR<br>COMMUNICATION 5434970 | MULTIPROCESSING SYSTEM USING INDIRECT ADDRESSING TO ACCESS RESPECTIVE LOCAL SEMAPHORE REGISTERS BITS FOR SETTING THE BIT OR BRANCHING IF THE BIT IS SET SYSTEM AND METHOD FOR | MULTIPROCESSOR<br>COMMUNICATIONS 5920714 |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| USC                                     | N US SI                                                                                                                                                                       | OS OS                                    |

5390300

REAL TIME I/O OPERATION IN
A VECTOR PROCESSING
COMPUTER SYSTEM BY
RUNNING DESIGNATED
PROCESSORS IN PRIVILEGED
MODE AND BYPASS THE
OPERATING SYSTEM

SN

| SN | MEMORY RANGE MONITORING<br>APPARATUS FOR A<br>MULTIPROCESSOR COMPUTER<br>SYSTEM | 5295260 |
|----|---------------------------------------------------------------------------------|---------|
| SO | METHOD OF FABRICATING<br>SILICON-BASED CARRIERS                                 | 5196377 |
| SN | PRINTED CIRCUIT BOARD<br>WITH COOLING MONITORING<br>SYSTEM                      | 5281026 |
|    |                                                                                 |         |
| ns | HIGH PERFORMANCE<br>MANTISSA DIVIDER                                            | 5258944 |
| ns | METALLIZED CONNECTOR<br>BLOCK                                                   | 5211567 |
|    |                                                                                 |         |
|    |                                                                                 |         |
| SN | SOLID STATE STORAGE<br>DEVICE                                                   | 5321697 |

| 5537498                              | 5226171                                                                                                         | · | 5765181                                                                                          | 0016633                                                        | 9515555                                                                   | 5689646                                             |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------|
| OPTICAL CLOCK<br>DISTRIBUTION SYSTEM | PARALLEL VECTOR PROCESSING SYSTEM FOR INDIVIDUAL AND BROADCAST DISTRIBUTION OF OPERANDS AND CONTROL INFORMATION |   | SYSTEM AND METHOD OF ADDRESSING DISTRIBUTED MEMORY WITHIN A MASSIVELY PARALLEL PROCESSING SYSTEM | DIRECTION ORDER PRIORITY ROUTING OF PACKETS BETWEEN NODES IN A | NETWORKED SYSTEM CONFIGURING OF NETWORKED SYSTEM TO PERMIT REPLACEMENT OF | FAILED MODES AND<br>SELECTION OF ALTERNATE<br>PATHS |
| NS                                   | SN                                                                                                              |   | Sn                                                                                               | Ş                                                              | s<br>O                                                                    | ns                                                  |

| 5434995                                                                                       | 5343359                                  | 5487074                                       | 6282583                 | 5581705                                                                                                                                                       | 5197130                                                                        |
|-----------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| BARRIER SYNCHRONIZATION<br>FOR DISTRIBUTED MEMORY<br>MASSIVELY PARALLEL<br>PROCESSING SYSTEMS | APPARATUS FOR COOLING<br>DAUGHTER BOARDS | BOUNDARY SCAN TESTING<br>USING CLOCKED SIGNAL | MATRIX PROCESSOR SYSTEM | MESSAGING FACILITY WITH HARDWARE TAIL POINTER AND SOFTWARE IMPLEMENTED HEAD POINTER MESSAGE QUEUE FOR DISTRIBUTED MEMORY MASSIVELY PARALLEL PROCESSING SYSTEM | CLUSTER ARCHITECTURE FOR A HIGHLY PARALLEL SCALAR/VECTOR MULTIPROCESSOR SYSTEM |
| Sn                                                                                            | NS                                       | SO                                            | SO                      | US                                                                                                                                                            | NS                                                                             |

| 5561784                                                                                                                                                                      | 5251097                                                                  | 5208914                                                 | 5175862                                                     | 5179702                                                                                                                                         | 6195676                                                                                                                                                        | 5168547                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| INTERLEAVED MEMORY ACCESS SYSTEM HAVING VARIABLE-SIZED SEGMENTS LOGICAL ADDRESS SPACES AND MEANS FOR DIVIDING/MAPPING PHYSICAL ADDRESS INTO HIGHER AND LOWER ORDER ADDRESSES | PACKAGING ARCHITECTURE<br>FOR A HIGHLY PARALLEL<br>MULTIPROCESSOR SYSTEM | METHOD AND APPARATUS FOR MON-SEQUENTIAL RESOURCE ACCESS | METHOD & APPARATUS FOR A<br>SPECIAL PURPOSE BOOLEAN<br>UNIT | METHOD AND APPARATUS FOR USER SIDE SCHEDULING IN A MULTIPROCESSOR OPERATING SYSTEM PROGRAM THAT IMPLEMENTS DISTRIBUTIVE SCHEDULING OF PROCESSES | METHOD AND APPARATUS FOR<br>USER SIDE SCHEDULING IN A<br>MULTIPROCESSOR OPERATING<br>SYSTEM PROGRAM THAT<br>IMPLEMENTS DISTRIBUTIVE<br>SCHEDULING OF PROCESSES | DISTRIBUTED ARCHITECTURE<br>FOR INPUT/OUTPUT FOR A<br>MULTI-PROCESSOR SYSTEM |
| US                                                                                                                                                                           | SN                                                                       | SN                                                      | SO                                                          | US                                                                                                                                              | US                                                                                                                                                             | SO                                                                           |

| 5253359                                                                                  | 5165038                                         | 5524255                                                                                  | 5168570                                                                    | 5239629                                                                                                  | 5193187                                                                                                                                        | 5055707                                                                                 |
|------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| CONTROL AND MAINTENANCE<br>SUBSYSTEM FOR USE WITH A<br>MULTIPROCESSOR COMPUTER<br>SYSTEM | GLOBAL REGISTERS FOR A<br>MULTIPROCESSOR SYSTEM | METHOD AND APPARATUS FOR<br>ACCESSSING GLOBAL<br>REGISTERS IN A<br>MULTIPROCESSOR SYSTEM | METHOD AND APPARATUS FOR<br>A MULTIPLE REQUEST<br>TOGGLING PRIORITY SYSTEM | DEDICATED CENTRALIZED SIGNALING MECHANISM FOR SELECTIVELY SIGNALING DEVICES IN A MULTI- PROCESSOR SYSTEM | FAST INTERRUPT MECHANISM FOR INTERRUPTING PROCESSORS IN PARALLEL IN A MULTIPROCESSOR SYSTEM WHEREIN PROCESSORS ARE ASSIGNED PROCESS ID NUMBERS | METHOD AND APPARATUS FOR SINGLE STEP CLOCKING ON SIGNAL PATHS LONGER THAN A CLOCK CYCLE |
| ns                                                                                       | NS                                              | US                                                                                       | SO                                                                         | Sn                                                                                                       | SN                                                                                                                                             | SN                                                                                      |

5175856

HIERARCHICAL
REPRESENTATION OF
PROGRAM WHEREIN IHR FILE
IS AVAILABLE FOR
DEBUGGING AND OPTIMIZING
DURING TARGET EXECUTION

COMPUTER WITH INTEGRATED

S

| 5015800                                                                           | 5159678                                                        | 5276955                                                                                               | 5142100                                          | 5428803                                                                   | 5625831                    | 5293626                                                                                |
|-----------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------|
| MINIATURE CONTROLLED- IMPEDANCE TRANSMISSION LINE CABLE AND METHOD OF MANUFACTURE | METHOD FOR EFFICIENT NON-<br>VIRTUAL MAIN MEMORY<br>MANAGEMENT | MULTILAYER INTERCONNECT<br>SYSTEM FOR AN AREA ARRAY<br>INTERCONNECTION USING<br>SOLID STATE DIFFUSION | TRANSMISSION LINE WITH<br>FLUID PERMEABLE JACKET | METHOD AND APPARATUS FOR<br>A UNIFIED PARALLEL<br>PROCESSING ARCHITECTURE | EXTENDIBLE CLOCK MECHANISM | CLOCK DISTRIBUTION APPARATUS AND PROCESS PARTICULARLY USEFUL IN MULTIPROCESSOR SYSTEMS |
| Sn                                                                                | Sn                                                             | US                                                                                                    | SN                                               | SN                                                                        | SN                         | SN                                                                                     |

5339415

DUAL LEVEL SCHEDULING OF PROCESS TO MULTIPLE PARALLEL REGIONS OF A MULTITHREADED PROGRAM ON A TIGHTLY COUPLED MULTIPROCESSOR COMPUTER SYSTEM

Sn

| 5202988                                                                    | 5329188                                                      | 5355397                                                | 5041903                                                     | 5418481                                                         | 5784706                                                                                                                        | 5583990                                                                                                                                                 |
|----------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYSTEM FOR<br>COMMUNICATING AMONG<br>PROCESSORS HAVING<br>DIFFERENT SPEEDS | CLOCK PULSE MEASURING<br>AND DESKEWING SYSTEM AND<br>PROCESS | CLOCK STARTUP<br>STABILIZATION FOR<br>COMPUTER SYSTEMS | VERTICAL SEMICONDUCTOR INTERCONNECTION METHOD AND STRUCTURE | REPETITIVE SIGNAL<br>DETECTOR FOR PREVENTING<br>THERMAL RUNAWAY | VIRTUAL TO LOGICAL TO<br>PHYSICAL ADDRESS<br>TRANSLATION FOR<br>DISTRIBUTED MEMORY<br>MASSIVELY PARALLEL<br>PROCESSING SYSTEMS | SYSTEM FOR ALLOCATING MESSAGES BETWEEN VIRTUAL CHANNELS TO AVOID DEADLOCK AND TO OPTIMIZE THE AMOUNT OF MESSAGE TRAFFIC ON EACH TYPE OF VIRTUAL CHANNEL |
| SN                                                                         | SO                                                           | SO                                                     | SN                                                          | SN                                                              | US                                                                                                                             | US                                                                                                                                                      |

| 5797035                                                                                  | 5737628                                                                        |                                                                         | 6173428                                        |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------|
| NETWORKED MULTIPROCESSOR SYSTEM WITH GLOBAL DISTRIBUTED MEMORY AND BLOCK TRANSFER ENGINE | MULTIPROCESSOR COMPUTER<br>SYSTEM WITH INTERLEAVED<br>PROCESSING ELEMENT NODES | APPARATUS AND METHOD FOR<br>TESTING USING A CLOCKED<br>TEST ACCESS PORT | CONTROLLER FOR LEVEL<br>SENSITIVE SCAN DESIGNS |
| US                                                                                       | NS                                                                             |                                                                         | SN                                             |

| 5392292                            | 5696922                                                                                   | 6119198                                                                                   | 5566321                                                                                         | 5535365                                                                             | 5802341                                                                 | 5586325                                                                              |
|------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| CONFIGURABLE SPARE<br>MEMORY CHIPS | RECURSIVE ADDRESS CENTRIFUGE FOR DISTRIBUTED MEMORY MASSIVELY PARALLEL PROCESSING SYSTEMS | RECURSIVE ADDRESS CENTRIFUGE FOR DISTRIBUTED MEMORY MASSIVELY PARALLEL PROCESSING SYSTEMS | METHOD OF MANAGING<br>DISTRIBUTED MEMORY<br>WITHIN A MASSIVELY<br>PARALLEL PROCESSING<br>SYSTEM | METHOD AND APPARATUS FOR LOCKING SHARED MEMORY LOCATIONS IN MULTIPROCESSING SYSTEMS | METHOD FOR THE DYNAMIC<br>ALLOCATION OF PAGE SIZES<br>IN VIRTUAL MEMORY | METHOD FOR THE DYNAMIC<br>ALLOCATION OF ARRAY SIZES<br>IN A MULTIPROCESSOR<br>SYSTEM |
| SO                                 | US                                                                                        | ns                                                                                        | Sn                                                                                              | US                                                                                  | Sn                                                                      | SN                                                                                   |

| 6128639                                          | 5900023                                                                                        | 5721921                                                                      | 5835925                                                                                       |
|--------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| ARRAY ADDRESS AND LOOP<br>ALIGNMENT CALCULATIONS | METHOD AND APPARATUS FOF<br>REMOVING POWER-OF-TWO<br>RESTRICTIONS ON<br>DISTRIBUTED ADDRESSING | BARRIER AND EUREKA<br>SYNCHRONIZATION<br>ARCHITECTURE FOR<br>MULTIPROCESSORS | USING EXTERNAL REGISTERS<br>TO EXTEND MEMORY<br>REFERENCE CAPABILITIES OF<br>A MICROPROCESSOR |
| SN                                               | SO                                                                                             | us                                                                           | ns                                                                                            |

| 6029212                                                                                                                                                             | 5761706                                                            | 5701416                                                            | 5659796                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| METHOD OF HANDLING ARBITRARY SIZE MESSAGE QUEUES IN WHICH A MESSAGE IS WRITTEN INTO AN ALIGNED BLOCK OF EXTERNAL REGISTERS WITHIN A PLURALITY OF EXTERNAL REGISTERS | STREAM BUFFERS FOR HIGH-<br>PERFORMANCE COMPUTER<br>MEMORY SYSTEMS | ADAPTIVE ROUTING<br>MECHANISM FOR TORUS<br>INTERCONNECTION NETWORK | SYSTEM FOR RANDOMLY<br>MODIFYING VIRTUAL<br>CHANNEL ALLOCATION AND<br>ACCEPTING THE RANDOM<br>MODIFICATION BASED ON THE<br>COST FUNCTION |
| US                                                                                                                                                                  | SO                                                                 | ns                                                                 | Sn                                                                                                                                       |

| 5765198                                                                                | 5940625                                                                | 6480548                                       | 7167523                                       | 5761043                | 5841973                                                                                                                                                                                                                                             | 5864738                                                                        |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| TRANSPARENT RELOCATION OF REAL MEMORY ADDRESSES IN THE MAIN MEMORY OF A DATA PROCESSOR | SYSTEM AND METHOD FOR<br>DENSITY TIME VECTOR<br>CONDITIONAL OPERATIONS | SPATIAL DERIVATIVE BUS<br>ENCODER AND DECODER | SPATIAL DERIVATIVE BUS<br>ENCODER AND DECODER | DAUGHTER CARD ASSEMBLY | MESSAGING IN DISTRIBUTED MEMORY MULTIPROCESSING SYSTEM HAVING SHELL CIRCUITRY FOR ATOMIC CONTROL OF MESSAGE STORAGE QUEUE'S TAIL POINTER STRUCTURE IN LOCAL MEMORY MASSIVELY PARALLEL PROCESSING SYSTEM USING TWO DATA PATHS: ONE CONNECTING ROUTER | INTERCONNECT NETWORK AND THE OTHER CONNECTING ROUTER CIRCUIT TO I/O CONTROLLER |
| Sn                                                                                     | Sn                                                                     | SO                                            | SN                                            | SN                     | US                                                                                                                                                                                                                                                  | SO                                                                             |

8195509

VIRTUAL MAINTENANCE
NETWORK IN
MULTIPROCESSING SYSTEM
HAVING A NON-FLOW
CONTROLLED VIRTUAL
MAINTENANCE CHANNEL

SN

|    | SYSTEM FOR ARBITRATING PACKETIZED DATA FROM THE NETWORK TO THE PERIPHERAL RESOLIRCES AND         |         |
|----|--------------------------------------------------------------------------------------------------|---------|
| SN | PRIORITIZING THE DISPATCHING OF PACKETS ONTO THE NETWORK                                         | 5761534 |
| Sn | COOLING APPROACH FOR<br>HIGH POWER INTEGRATED<br>CIRCUITS MOUNTED ON<br>PRINTED CIRCUIT BOARDS   | 5768104 |
| Sn | AIR OR LIQUID COOLED<br>COMPUTER MODULE COLD<br>PLATE                                            | 6305463 |
| SN | COOLING CAP METHOD AND<br>APPARATUS FOR TAB<br>PACKAGED INTEGRATED<br>CIRCUITS                   | 5805418 |
| SN | COOLING CAP METHOD AND<br>APPARATUS FOR TAB<br>PACKAGED INTEGRATED<br>CIRCUITS                   | 5963428 |
| SO | METHOD AND APPARATUS FOR<br>ADJUSTING THE POWER<br>SUPPLY VOLTAGE PROVIDED<br>TO MICROPROCESSORS | 5694028 |
| SN | RECONFIGURABLE RING-<br>BASED NETWORK SYSTEM                                                     | 6233704 |
| SN | ADAPTIVE CONGESTION<br>CONTROL MECHANISM FOR<br>MODULAR COMPUTER<br>NETWORKS                     | 5748900 |

| 5958017                                                                                                                    | 5862313                                                                                                                                                                | 5805788                                             | 6142789                                            | 6181231                                               | 6055157                                                                | 6205119                       | 6172874                                                       | 6092226                                                                   |
|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|
| ADAPTIVE CONGESTION CONTROL MECHANISM FOR MODULAR COMPUTER NETWORKS METHOD AND APPARATUS FOR COOLING DAUGHTER CARD MODULES | RAID SYSTEM USING I/O<br>BUFFER SEGMENT TO<br>TEMPORARY STORE STRIPED<br>AND PARITY DATA AND<br>CONNECTING ALL DISK<br>DRIVES VIA A SINGLE TIME<br>MULTIPLEXED NETWORK | RAID-5 PARITY GENERATION<br>AND DATA RECONSTRUCTION | DEMOUNTEABLE, COMPLIANT<br>AREA ARRAY INTERCONNECT | DIAMOND-BASED<br>TRANSFORMERS AND POWER<br>CONVERTERS | LARGE AREA, MULTI-DEVICE<br>HEAT PIPE FOR STACKED<br>MCM-BASED SYSTEMS | ADAPTIVE BANDWIDTH<br>SHARING | SYSTEM AND METHOD FOR STACKING OF INTEGRATED CIRCUIT PACKAGES | THE FABRICATION OF TEST<br>LOGIC FOR LEVEL SENSITIVE<br>SCAN ON A CIRCUIT |
| NS<br>US                                                                                                                   | SO                                                                                                                                                                     | SN                                                  | SN                                                 | SN                                                    | ns                                                                     | Sn                            | Sn                                                            | SO                                                                        |

| 6018459                | 6085303                                         | 6230252                                | 5970232                          | 6633958                                                                                                                                     |
|------------------------|-------------------------------------------------|----------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| POROUS METAL HEAT SINK | SERIALIZED RACE-FREE<br>VIRTUAL BARRIER NETWORK | HYBRID HYPERCUBE/TORUS<br>ARCHITECTURE | ROUTER TABLE LOOKUP<br>MECHANISM | MULTIPROCESSOR COMPUTER SYSTEM AND METHOD FOR MAINTAINING CACHE COHERENCE UTILIZING A MULTI-DIMENSIONAL CACHE COHERENCE DIRECTORY STRUCTURE |
| ns                     | NS                                              | SN                                     | NS                               | ns                                                                                                                                          |

6216174

SYSTEM AND METHOD FOR FAST BARRIER SYNCHRONIZATION

SO

| 6308250                                                                                                                       | 5946496                            | 6116915                                                | 5913069                                                                               |                                                   | 5987626                                                               |
|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------|
| METHOD AND APPARATUS FOR PROCESSING A SET OF DATA VALUES WITH PLURAL PROCESSING UNITS MASK BITS GENERATED BY OTHER PROCESSING | DISTRIBUTED VECTOR<br>ARCHITECTURE | STOP ALIGN LATERAL<br>MODULE TO MODULE<br>INTERCONNECT | INTERLEAVING MEMORY IN<br>DISTRIBUTED VECTOR<br>ARCHITECTURE<br>MULTIPROCESSOR SYSTEM | MESSAGE BUFFERING FOR A<br>COMPUTER-BASED NETWORK | PRECISE DETECTION OF<br>ERRORS USING HARDWARE<br>WATCHPOINT MECHANISM |
| NS                                                                                                                            | SO                                 | SN                                                     | SN                                                                                    | US                                                | ns                                                                    |

| 6226330                                           | 6101181                                                 | 6674720                                                                                        |
|---------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------|
| EIGEN-MODE ENCODING OF<br>SIGNALS IN A DATA GROUP | VIRTUAL CHANNEL<br>ASSIGNMENT IN LARGE TORUS<br>SYSTEMS | AGE-BASED NETWORK ARBITRATION SYSTEM AND METHOD HIGH PERFORMANCE GAS COOLING SYSTEM AND METHOD |
| US                                                | us                                                      | ns<br>n                                                                                        |

RECORDED: 02/16/2012