### PATENT ASSIGNMENT ### Electronic Version v1.1 Stylesheet Version v1.1 | SUBMISSION TYPE: | NEW ASSIGNMENT | |-----------------------|----------------| | NATURE OF CONVEYANCE: | ASSIGNMENT | #### **CONVEYING PARTY DATA** | Name | Execution Date | |-------------------------|----------------| | Micron Technology, Inc. | 04/02/2009 | #### **RECEIVING PARTY DATA** | Name: | MOSAID Technologies Incorporated | | |-------------------|----------------------------------|--| | Street Address: | 11 Hines Road | | | Internal Address: | Suite 203 | | | City: | Ottawa, Ontario | | | State/Country: | CANADA | | | Postal Code: | K2K 2X1 | | #### PROPERTY NUMBERS Total: 1 | Property Type | Number | | |---------------------|----------|--| | Application Number: | 13796677 | | ### **CORRESPONDENCE DATA** **Fax Number**: 9783410136 Correspondence will be sent via US Mail when the fax attempt is unsuccessful. Phone: 978-341-0036 Email: cheryl.thomas@hbsr.com Correspondent Name: James M. Smith Address Line 1: Hamilton, Brook, Smith & Reynolds, P.C. Address Line 2: 530 Virginia Road, P.O. Box 9133 Address Line 4: Concord, MASSACHUSETTS 01742-9133 ATTORNEY DOCKET NUMBER: 2037.2082-003 NAME OF SUBMITTER: Cheryl Thomas Total Attachments: 9 source=2037.2082-003 Asg 2#page1.tif source=2037.2082-003 Asg 2#page2.tif source=2037.2082-003 Asg 2#page3.tif source=2037.2082-003 Asg 2#page4.tif source=2037.2082-003 Asg 2#page5.tif source=2037.2082-003 Asg 2#page6.tif source=2037.2082-003 Asg 2#page7.tif source=2037.2082-003 Asg 2#page8.tif source=2037.2082-003 Asg 2#page9.tif ### **ASSIGNMENT OF PATENT RIGHTS** #### **Definitions** "Assignor" is Micron Technology, Inc., a Delaware corporation with offices at 8000 South Federal Way, Boise, ID, USA. "Assignee" is MOSAID Technologies Incorporated, a Canadian company, with an office located at 11 Hines Road, Suite 203, Ottawa, Ontario, Canada K2K 2X1. "The Patents" are the patents and patent applications identified in Schedule A below, including, without limitation, all parents, divisionals, continuations, continuations-in-part, reissues, and reexaminations thereof and all pending applications therefore, and all foreign counterparts thereof and all pending applications therefor, and any patents resulting therefrom. #### Covenants Assignor, for good and valuable consideration, the receipt and sufficiency of which is hereby acknowledged, hereby sells, assigns, and transfers to Assignee its entire right, title and interest in and to The Patents. Assignor hereby sells, assigns, and transfers to Assignee all claims for damages and all remedies arising out of any violation of the rights assigned hereby that may have accrued prior to the date of this Assignment, or may accrue hereafter, including, but not limited to, the right to bring suit and to collect and retain damages for past infringement of The Patents. Assignor hereby authorizes and requests the Commissioner of Patents of the United States, and any other official of the United States and any country foreign to the United States whose duty it is to issue or record patents, to issue The Patents to Assignee and to record assignment of The Patents to Assignee. This Assignment shall be binding on the heirs, assigns, representatives, and successors of Assignor and shall extend to and inure to the benefit of the successors and assigns of the Assignee | ortina to and mare to the content of the successors and | assigns of the resignee. | |---------------------------------------------------------|----------------------------------------------------------------| | •• | Agreed to by: | | | Micron Technology, Inc. Signed: Polew O Lewin | | | Roderic W. Lewis | | | Vice President of Legal Affairs, and General Counsel | | | Date: 4/2/09 | | | | | Notarization | | | State of Idaho | | | County of Ada | | | | | | On April 2, 2009, before me, | Lan Reiner, personally | | | who executed this Assignment in my presence | | and acknowledged to me that he did so of his own free | will and in his authorized capacity for the purposes set forth | | herein. | | | MOTARL | | | OUBLIC OF IDAY | Signed: Signed: Permic My commission expires: 9/11/2013 | # Schedule A # <u>Patents</u> | Country | Patent<br>Number | Title | |---------|------------------|-------------------------------------------------------------------------------------------------------------------------| | US | 5831334 | FIELD EFFECT TRANSISTOR COMPRISING ELECTRICALLY CONDUCTIVE PLUGS HAVING MONOCRYSTALLINE AND POLYCRYSTALLINE SILICON | | US | 5637518 | METHOD OF MAKING A FIELD EFFECT TRANSISTOR HAVING AN ELEVATED SOURCE AND AN ELEVATED DRAIN | | US | 5677573 | FIELD EFFECT TRANSISTOR | | US | 5998844 | SEMICONDUCTOR CONSTRUCTIONS COMPRISING ELECTRICALLY CONDUCTIVE PLUGS HAVING MONOCRYSTALLINE AND POLYCRYSTALLINE SILICON | | US | 6057200 | METHOD OF MAKING A FIELD EFFECT TRANSISTOR HAVING<br>AN ELEVATED SOURCE AND AN ELEVATED DRAIN | | US | 5574697 | MEMORY DEVICE WITH DISTRIBUTED VOLTAGE REGULATION SYSTEM | | US | 5818780 | MEMORY DEVICE WITH DISTRIBUTED VOLTAGE REGULATION SYSTEM | | US | 6009034 | MEMORY DEVICE WITH DISTRIBUTED VOLTAGE REGULATION SYSTEM | | US | 6307802 | MEMORY DEVICE WITH DISTRIBUTED VOLTAGE REGULATION SYSTEM | | US | 5673224 | SEGMENTED NON-VOLATILE MEMORY ARRAY WITH MULTIPLE SOURCES WITH IMPROVED WORD LINE CONTROL CIRCUITRY | | US | 5959884 | SEGMENTED NON-VOLATILE MEMORY ARRAY WITH MULTIPLE SOURCES WITH IMPROVED WORD LINE CONTROL CIRCUITRY | | US | 5873112 | SYSTEM AND METHOD FOR ENCODING DATA TO REDUCE POWER AND TIME REQUIRED TO WRITE THE ENCODED DATA TO A FLASH MEMORY | 3 of 9 PATENT | Country | Patent | Title | |----------------|------------------|-------------------------------------------------------------------------------------------------------------------| | | Number | | | US | 6292868 | SYSTEM AND METHOD FOR ENCODING DATA TO REDUCE POWER AND TIME REQUIRED TO WRITE THE ENCODED DATA TO A FLASH MEMORY | | US | 6222770 | METHOD FOR AN ERASE OPERATION OF FLASH MEMORY USING A SOURCE REGULATION CIRCUIT | | US | 6529417 | SOURCE REGULATION CIRCUIT FOR FLASH MEMORY | | US | 6097632 | SOURCE REGULATION CIRCUIT FOR AN ERASE OPERATION OF FLASH MEMORY | | US | 6256259 | DELAY LOCKED LOOP WITH BINARY COUPLED CAPACITOR | | US | 6483757 | DELAY LOCKED LOOP WITH BINARY COUPLED CAPACITOR | | US | 6490224 | DELAY LOCKED LOOP WITH BINARY COUPLED CAPACITOR | | US | 6490207 | DELAY LOCKED LOOP WITH BINARY COUPLED CAPACITOR | | US | 6400641 | DELAY LOCKED LOOP WITH BINARY COUPLED CAPACITOR | | US | 6262921 | DELAY LOCKED LOOP WITH BINARY COUPLED CAPACITOR | | Japan | 3778946 | DELAY LOCKED LOOP WITH BINARY COUPLED CAPACITOR | | US | 5946244 | DELAY LOCKED LOOP WITH BINARY COUPLED CAPACITOR | | South<br>Korea | 662221 | DELAY LOCKED LOOP WITH BINARY COUPLED CAPACITOR | | US | 6199177 | DEVICE AND METHOD FOR REPAIRING A SEMICONDUCTOR MEMORY | | US | 6910152 | DEVICE AND METHOD FOR REPAIRING A SEMICONDUCTOR MEMORY | | US | 6571352 | DEVICE FOR REPAIRING A SEMICONDUCTOR MEMORY | | US | 6892318 | METHOD FOR REPAIRING A SEMICONDUCTOR MEMORY | | US | 7467334 | METHOD FOR REPAIRING A SEMICONDUCTOR MEMORY | | US | 7045834 | MEMORY CELL ARRAYS | | US | 6410948 | MEMORY CELL ARRAYS COMPRISING INTERSECTING SLANTED PORTIONS | | US | 6607944 | METHOD OF MAKING MEMORY CELL ARRAYS | | US | 6790721 | METAL LOCAL INTERCONNECT SELF-ALIGNED SOURCE FLASH CELL | | China | ZL<br>01813103.4 | SEMICONDUCTOR MEMORY HAVING SEGMENTED ROW REPAIR | PATENT PATENE: 0806 | Country | Patent<br>Number | Title | |----------------|------------------|----------------------------------------------------------------------------------| | South<br>Korea | 10-0595813 | SEMICONDUCTOR MEMORY HAVING SEGMENTED ROW REPAIR | | US | 6314030 | SEMICONDUCTOR MEMORY HAVING SEGMENTED ROW REPAIR | | US | 6442084 | SEMICONDUCTOR MEMORY HAVING SEGMENTED ROW REPAIR | | US | 6724663 | ERASABLE BLOCK ARCHITECTURE FOR NON-VOLATLE MEMORY | | US | 6587383 | ERASE BLOCK ARCHITECTURE FOR NON-VOLATILE MEMORY | | US | 6895474 | SYNCHRONOUS DRAM WITH SELECTABLE INTERNAL PREFETCH SIZE | | US | 6981100 | SYNCHRONOUS DRAM WITH SELECTABLE INTERNAL PREFETCH SIZE | | US | 7120754 | SYNCHRONOUS DRAM WITH SELECTABLE INTERNAL PREFETCH SIZE | | US | 7154781 | CONTIGUOUS BLOCK ADDRESSING SCHEME . | | US | 7154780 | CONTIGUOUS BLOCK ADDRESSING SCHEME | | US | 7123512 | CONTIGUOUS BLOCK ADDRESSING SCHEME | | US | 7154782 | CONTIGUOUS BLOCK ADDRESSING SCHEME | | US | 7089438 | CIRCUIT, SYSTEM AND METHOD FOR SELECTIVELY<br>TURNING OFF INTERNAL CLOCK DRIVERS | | US | 7061817 | DATA PATH HAVING GROUNDED PRECHARGE OPERATION AND TEST COMPRESSION CAPABILITY | | US | 7170806 | DATA PATH HAVING GROUNDED PRECHARGE OPERATION<br>AND TEST COMPRESSION CAPABILITY | | US | 7038945 | FLASH MEMORY DEVICE WITH IMPROVED PROGRAMMING PERFORMANCE | | US | 7120055 | FLASH MEMORY DEVICE WITH IMPROVED PROGRAMMING PERFORMANCE | | US | 7280403 | FLASH MEMORY DEVICE WITH IMPROVED PROGRAMMING PERFORMANCE | | US | 5913128 | METHOD FOR FORMING TEXTURIZED POLYSILICON | | US | 5838620 | CIRCUIT FOR CANCELLING AND REPLACING REDUNDANT ELEMENTS | | US | 5677884 | CIRCUIT FOR CANCELLING AND REPLACING REDUNDANT ELEMENTS | | Country | Patent<br>Number | Title | |---------|---------------------------|-------------------------------------------------------------------------------------------------------------| | US | 5912579 | CIRCUIT FOR CANCELLING AND REPLACING REDUNDANT ELEMENTS | | US | 6208568 | A CIRCUIT FOR CANCELLING AND REPLACING REDUNDANT ELEMENTS | | US | 5978287 | INPUT/OUTPUT DEVICE HAVING SHARED ACTIVE AREA | | US | 6291289 | METHOD OF FORMING DRAM TRENCH CAPACITOR WITH<br>METAL LAYER OVER HEMISPHERICAL GRAIN POLYSILICON | | US | 6388284 | CAPACITOR STRUCTURES | | US | 6167541 | METHOD FOR DETECTING OR PREPARING INTERCELL<br>DEFECTS IN MORE THAN ONE ARRAY OF A MEMORY<br>DEVICE | | US | 6510533 | METHOD FOR DETECTING OR REPAIRING INTERCELL<br>DEFECTS IN MORE THAN ONE ARRAY OF A MEMORY<br>DEVICE | | US | 6077211 | CIRCUITS AND METHODS FOR SELECTIVELY COUPLING<br>REDUNDANT ELEMENTS INTO AN INTEGRATED CIRCUIT | | US | 6333887 | CIRCUITS AND METHODS FOR SELECTIVELY COUPLING<br>REDUNDANT ELEMENTS INTO AN INTEGRATED CIRCUIT | | US | 6141276 | APPARATUS AND METHOD FOR INCREASING TEST<br>FLEXIBITY OF A MEMORY DEVICE | | US | 6459635 | APPARATUS AND METHOD FOR INCREASING TEST<br>FLEXIBIITY OF A MEMORY DEVICE | | US | 5257238 | DYNAMIC MEMORY HAVING ACCESS TRANSISTOR TURN-<br>OFF STATE | | US | 5734620 | HIERARCHICAL MEMORY ARRAY STRUCTURE WITH<br>REDUNDANT COMPONENTS HAVING ELECTRICALLY<br>ISOLATED BIT LINES | | US | 5600602 | HIERARCHICAL MEMORY ARRAY STRUCTURE HAVING<br>ELECTRICALLY ISOLATED BIT LINES FOR TEMPORARY<br>DATA STORAGE | | US | 5724301 | HIERARCHICAL MEMORY ARRAY STRUCTURE HAVING<br>ELECTRICALLY ISOLATED BIT LINES FOR TEMPORARY<br>DATA STORAGE | | Germany | 696 06 771.4<br>(0846325) | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | 6 of 9 PATENT | Country | Patent<br>Number | Title | |------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------| | EP | 0846325 | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | | France | 0846325 | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | | Great<br>Britain | 0846325 | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | | Italy | 0846325 | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | | South<br>Korea | 397684 | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | | Taiwan | NI 094557 | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | | US | 6480407 | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | | US | 6577523 | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | | US | 6600671 | REDUCED AREA SENSE AMPLIFIER ISOLATION LAYOUT IN A DYNAMIC RAM ARCHITECTURE | | US | 5976917 | INTEGRATED CIRCUITRY FUSE FORMING METHODS,<br>INTEGRATED CIRCUITRY PROGRAMMING METHODS, AND<br>RELATED INTEGRATED CIRCUITRY | | US | 6238955 | INTERGRATED CIRCUITRY FUSE FORMING METHODS,<br>INTERGRATED CIRCUITRY PROGRAMMING METHODS, AND<br>RELATED INTERGRATED CIRCUITRY | | US | 6249037 | INTEGRATED CIRCUITRY FUSE FORMING METHODS,<br>INTEGRATED CIRCUITRY PROGRAMMING METHODS, AND<br>RELATED INTEGRATED CIRCUITRY | | US | 6300170 | INTEGRATED CIRCUITRY FUSE FORMING METHODS, INTEGRATED CIRCUITRY PROGRAMMING METHODS, AND RELATED INTEGRATED CIRCUITRY | | US | 6265299 | INTEGRATED CIRCUITRY FUSE FORMING METHODS,<br>INTEGRATED CIRCUITRY PROGRAMMING METHODS, AND<br>RELATED INTEGRATED CIRCUITRY | 7 of 9 PATENT | Country | Patent<br>Number | Title | |---------|------------------|-----------------------------------------------------------------------------------------------------------------------| | US | 6680519 | INTEGRATED CIRCUITRY FUSE FORMING METHODS, INTEGRATED CIRCUITRY PROGRAMMING METHODS, AND RELATED INTEGRATED CIRCUITRY | 8 of 9 PATENT # Patent Applications | Country | Patent Appin<br>Number | Title | |---------|------------------------|-------------------------------------------------------------------------------| | US | 11/581,887 | NON-VOLATILE MEMORY DEVICES AND CONTROL AND OPERATION THEREOF | | US | 11/449,499 | CIRCUIT, SYSTEM AND METHOD FOR SELECTIVELY TURNING OFF INTERNAL CLOCK DRIVERS | | US | 12/336,371 | MEMORY DEVICE AND METHOD FOR REPAIRING A SEMICONDUCTOR MEMORY | | EP | 01942036.3 | SEMICONDUCTOR MEMORY HAVING SEGMENTED ROW REPAIR | | EP | 09001943.1 | SEMICONDUCTOR MEMORY HAVING SEGMENTED ROW REPAIR | | Japan | 2002-511339 | SEMICONDUCTOR MEMORY HAVING SEGMENTED ROW REPAIR | 9 of 9 **RECORDED: 03/20/2013**