# PATENT ASSIGNMENT COVER SHEET Electronic Version v1.1 Stylesheet Version v1.2 EPAS ID: PAT4010187 | SUBMISSION TYPE: | NEW ASSIGNMENT | |-----------------------|--------------------| | NATURE OF CONVEYANCE: | SECURITY AGREEMENT | #### **CONVEYING PARTY DATA** | Name | Execution Date | |---------------------|----------------| | CAVIUM, INC. | 08/16/2016 | | CAVIUM NETWORKS LLC | 08/16/2016 | # **RECEIVING PARTY DATA** | Name: | JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT | | |-------------------|------------------------------------------------|--| | Street Address: | 10 S. DEARBORN, FLOOR L-2 | | | Internal Address: | CB COLLATERAL SERVICES | | | City: | CHICAGO | | | State/Country: | ILLINOIS | | | Postal Code: | 60603 | | # **PROPERTY NUMBERS Total: 422** | Property Type | Number | |----------------|---------| | Patent Number: | 7941585 | | Patent Number: | 7594081 | | Patent Number: | 7606998 | | Patent Number: | 9141548 | | Patent Number: | 7895431 | | Patent Number: | 8392590 | | Patent Number: | 7535907 | | Patent Number: | 7613813 | | Patent Number: | 7930349 | | Patent Number: | 7558925 | | Patent Number: | 8560475 | | Patent Number: | 8818921 | | Patent Number: | 9336328 | | Patent Number: | 8301788 | | Patent Number: | 7096292 | | Patent Number: | 7653763 | | Patent Number: | 7436954 | | Patent Number: | 7243179 | | | | PATENT REEL: 039715 FRAME: 0449 503963532 | Property Type | Number | |----------------|---------| | Patent Number: | 7605658 | | Patent Number: | 8471601 | | Patent Number: | 8086609 | | Patent Number: | 8819217 | | Patent Number: | 8180803 | | Patent Number: | 8176300 | | Patent Number: | 8601139 | | Patent Number: | 8677144 | | Patent Number: | 8843764 | | Patent Number: | 7949683 | | Patent Number: | 8473523 | | Patent Number: | 8886680 | | Patent Number: | 7961033 | | Patent Number: | 8356194 | | Patent Number: | 8868949 | | Patent Number: | 8826271 | | Patent Number: | 9065781 | | Patent Number: | 9264385 | | Patent Number: | 8977944 | | Patent Number: | 9239753 | | Patent Number: | 8513994 | | Patent Number: | 8525572 | | Patent Number: | 8896360 | | Patent Number: | 8519785 | | Patent Number: | 9263151 | | Patent Number: | 9143140 | | Patent Number: | 9306584 | | Patent Number: | 8634509 | | Patent Number: | 8536944 | | Patent Number: | 8456331 | | Patent Number: | 9054729 | | Patent Number: | 8350732 | | Patent Number: | 9203805 | | Patent Number: | 8937952 | | Patent Number: | 8934488 | | Patent Number: | 8937954 | | Patent Number: | 9208438 | | Patent Number: | 9191321 | | Patent Number: 8990259 Patent Number: 8885480 Patent Number: 9128769 Patent Number: 8855248 Patent Number: 9059836 Patent Number: 9129060 Patent Number: 8711861 Patent Number: 9031075 Patent Number: 8560757 Patent Number: 8850101 Patent Number: 8850125 | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | Patent Number: 9128769 Patent Number: 8855248 Patent Number: 9059836 Patent Number: 9129060 Patent Number: 8711861 Patent Number: 9031075 Patent Number: 8560757 Patent Number: 8850101 | | | Patent Number: 8855248 Patent Number: 9059836 Patent Number: 9129060 Patent Number: 8711861 Patent Number: 9031075 Patent Number: 8560757 Patent Number: 8850101 | | | Patent Number: 9059836 Patent Number: 9129060 Patent Number: 8711861 Patent Number: 9031075 Patent Number: 8560757 Patent Number: 8850101 | | | Patent Number: 9129060 Patent Number: 8711861 Patent Number: 9031075 Patent Number: 8560757 Patent Number: 8850101 | | | Patent Number: 8711861 Patent Number: 9031075 Patent Number: 8560757 Patent Number: 8850101 | | | Patent Number: 9031075 Patent Number: 8560757 Patent Number: 8850101 | | | Patent Number: 8560757 Patent Number: 8850101 | | | Patent Number: 8850101 | | | | ı | | Patent Number: 8850125 | | | | | | Patent Number: 8989220 | | | Patent Number: 9059945 | | | Patent Number: 8473658 | | | Patent Number: 8595401 | | | Patent Number: 8606959 | | | Patent Number: 9344366 | | | Patent Number: 8472452 | | | Patent Number: 8995449 | | | Patent Number: 9225643 | | | Patent Number: 9137340 | | | Patent Number: 9183244 | | | Patent Number: 8719331 | | | Patent Number: 8966152 | | | Patent Number: 9065860 | | | Patent Number: 9319316 | | | Patent Number: 8954700 | | | Patent Number: 9330002 | | | Patent Number: 9065626 | | | Patent Number: 9219560 | | | Patent Number: 9152494 | | | Patent Number: 8923306 | | | Patent Number: 9112767 | | | Patent Number: 9130819 | | | Patent Number: 9276846 | | | Patent Number: 9195939 | | | Patent Number: 9323715 | | | Patent Number: 8963601 | | | Property Type | Number | |----------------|---------| | Patent Number: | 9335784 | | Patent Number: | 9087567 | | Patent Number: | 9268694 | | Patent Number: | 9041432 | | Patent Number: | 9130549 | | Patent Number: | 9264023 | | Patent Number: | 9208103 | | Patent Number: | 9281034 | | Patent Number: | 8619923 | | Patent Number: | 8891706 | | Patent Number: | 6151295 | | Patent Number: | 7352778 | | Patent Number: | 8340205 | | Patent Number: | 7035889 | | Patent Number: | 6954770 | | Patent Number: | 6789147 | | Patent Number: | 7240203 | | Patent Number: | 7076059 | | Patent Number: | 7260217 | | Patent Number: | 7305567 | | Patent Number: | 7337314 | | Patent Number: | 6861865 | | Patent Number: | 7205785 | | Patent Number: | 7209531 | | Patent Number: | 7814310 | | Patent Number: | 7398386 | | Patent Number: | 7661130 | | Patent Number: | 7657933 | | Patent Number: | 6949423 | | Patent Number: | 8009923 | | Patent Number: | 8661266 | | Patent Number: | 8544106 | | Patent Number: | 9025672 | | Patent Number: | 8831108 | | Patent Number: | 9025665 | | Patent Number: | 9094669 | | Patent Number: | 8358699 | | Patent Number: | 9237581 | | Property Type | Number | |---------------------|----------| | Patent Number: | 9256380 | | Patent Number: | 9331942 | | Patent Number: | 9264357 | | Patent Number: | 9009364 | | Patent Number: | 9262369 | | Patent Number: | 9305129 | | Patent Number: | 9330227 | | Patent Number: | 7693070 | | Patent Number: | 9058463 | | Patent Number: | 9294567 | | Patent Number: | 9307057 | | Patent Number: | 9355206 | | Patent Number: | 9378033 | | Patent Number: | 9398033 | | Application Number: | 15134919 | | Application Number: | 13311244 | | Application Number: | 14324682 | | Application Number: | 14067524 | | Application Number: | 14340225 | | Application Number: | 14516807 | | Application Number: | 12505324 | | Application Number: | 14488724 | | Application Number: | 14452873 | | Application Number: | 14452878 | | Application Number: | 13168395 | | Application Number: | 13326091 | | Application Number: | 14863484 | | Application Number: | 14863816 | | Application Number: | 13168450 | | Application Number: | 14632448 | | Application Number: | 13283252 | | Application Number: | 13274767 | | Application Number: | 14828884 | | Application Number: | 13284289 | | Application Number: | 13599276 | | Application Number: | 14466384 | | Application Number: | 14670934 | | Application Number: | 14082365 | | Property Type | Number | |---------------------|----------| | Application Number: | 13565271 | | Application Number: | 13565389 | | Application Number: | 15145052 | | Application Number: | 13831191 | | Application Number: | 14230698 | | Application Number: | 14604975 | | Application Number: | 13565741 | | Application Number: | 13565746 | | Application Number: | 14592384 | | Application Number: | 13896798 | | Application Number: | 14207933 | | Application Number: | 14207928 | | Application Number: | 13831415 | | Application Number: | 13841743 | | Application Number: | 14583968 | | Application Number: | 14922449 | | Application Number: | 14325841 | | Application Number: | 14252293 | | Application Number: | 14252299 | | Application Number: | 14186978 | | Application Number: | 14186913 | | Application Number: | 14169967 | | Application Number: | 14143586 | | Application Number: | 14252354 | | Application Number: | 14015248 | | Application Number: | 14015929 | | Application Number: | 14038549 | | Application Number: | 14038156 | | Application Number: | 14038189 | | Application Number: | 14040532 | | Application Number: | 14046879 | | Application Number: | 14040431 | | Application Number: | 14039846 | | Application Number: | 14036709 | | Application Number: | 14192100 | | Application Number: | 14045602 | | Application Number: | 14045674 | | Application Number: | 14040577 | | Property Type | Number | |---------------------|----------| | Application Number: | 14193899 | | Application Number: | 14201541 | | Application Number: | 14204374 | | Application Number: | 14201507 | | Application Number: | 14201557 | | Application Number: | 14201513 | | Application Number: | 14194049 | | Application Number: | 14193793 | | Application Number: | 14186743 | | Application Number: | 14193895 | | Application Number: | 14193933 | | Application Number: | 14194038 | | Application Number: | 14191163 | | Application Number: | 14169830 | | Application Number: | 14201594 | | Application Number: | 14252390 | | Application Number: | 14538484 | | Application Number: | 14540175 | | Application Number: | 14540379 | | Application Number: | 14540414 | | Application Number: | 14540656 | | Application Number: | 14540436 | | Application Number: | 14541917 | | Application Number: | 14940981 | | Application Number: | 15136330 | | Application Number: | 15000840 | | Application Number: | 15143282 | | Application Number: | 15143302 | | Application Number: | 14328923 | | Application Number: | 14328951 | | Application Number: | 14514596 | | Application Number: | 14637533 | | Application Number: | 14514708 | | Application Number: | 14541498 | | Application Number: | 14541616 | | Application Number: | 14541726 | | Application Number: | 14541807 | | Application Number: | 14541826 | | Property Type | Number | |---------------------|----------| | Application Number: | 14541902 | | Application Number: | 14541882 | | Application Number: | 14541977 | | Application Number: | 14541952 | | Application Number: | 14542060 | | Application Number: | 14542039 | | Application Number: | 14542136 | | Application Number: | 14542118 | | Application Number: | 14542188 | | Application Number: | 14542202 | | Application Number: | 14542216 | | Application Number: | 14672787 | | Application Number: | 14672874 | | Application Number: | 14637579 | | Application Number: | 14638194 | | Application Number: | 14638266 | | Application Number: | 14662405 | | Application Number: | 14840323 | | Application Number: | 15088302 | | Application Number: | 15088354 | | Application Number: | 15193535 | | Application Number: | 14083894 | | Application Number: | 14106827 | | Application Number: | 14106841 | | Application Number: | 14140488 | | Application Number: | 14140494 | | Application Number: | 14140503 | | Application Number: | 14140585 | | Application Number: | 14141681 | | Application Number: | 14171290 | | Application Number: | 14141987 | | Application Number: | 14171108 | | Application Number: | 14170955 | | Application Number: | 14447732 | | Application Number: | 14542485 | | Application Number: | 14480469 | | Application Number: | 13830492 | | Application Number: | 14630554 | | Property Type | Number | |---------------------|----------| | Application Number: | 15140424 | | Application Number: | 13921090 | | Application Number: | 14142623 | | Application Number: | 14142631 | | Application Number: | 14142653 | | Patent Number: | 9275336 | | Patent Number: | 9268855 | | Application Number: | 14145918 | | Application Number: | 14152817 | | Application Number: | 14150572 | | Application Number: | 14150761 | | Application Number: | 14940538 | | Application Number: | 14940585 | | Application Number: | 14940982 | | Application Number: | 14941082 | | Application Number: | 14940679 | | Application Number: | 14941182 | | Application Number: | 14838088 | | Application Number: | 62274709 | | Application Number: | 15159729 | | Application Number: | 62267221 | | Application Number: | 62288382 | | Application Number: | 62274062 | | Application Number: | 62274686 | | Application Number: | 62279345 | | Application Number: | 62335366 | | Application Number: | 14141076 | | Application Number: | 14141096 | | Application Number: | 14144260 | | Application Number: | 14142497 | | Application Number: | 14142511 | | Application Number: | 14144270 | | Application Number: | 15167704 | | Application Number: | 14331105 | | Application Number: | 14289533 | | Application Number: | 14289548 | | Application Number: | 14302343 | | Application Number: | 14302351 | | Property Type | Number | |---------------------|----------| | Application Number: | 14309603 | | Application Number: | 14309619 | | Application Number: | 14309633 | | Application Number: | 14309650 | | Application Number: | 14309659 | | Application Number: | 14309679 | | Application Number: | 14309700 | | Application Number: | 14309726 | | Application Number: | 14309739 | | Application Number: | 14309763 | | Application Number: | 14309773 | | Application Number: | 14309789 | | Application Number: | 14309802 | | Application Number: | 14675710 | | Application Number: | 14675702 | | Application Number: | 14675692 | | Application Number: | 14675682 | | Application Number: | 14494168 | | Application Number: | 14494187 | | Application Number: | 14494229 | | Application Number: | 14494291 | | Application Number: | 14521333 | | Application Number: | 14521354 | | Application Number: | 14521359 | | Application Number: | 14521367 | | Application Number: | 14536937 | | Application Number: | 14932791 | | Application Number: | 14671993 | | Application Number: | 14617522 | | Application Number: | 14671983 | | Application Number: | 14617546 | | Application Number: | 14617645 | | Application Number: | 14675667 | | Application Number: | 14675674 | | Application Number: | 14676679 | | Application Number: | 14672016 | | Application Number: | 14617699 | | Application Number: | 14672025 | | Property Type | Number | |---------------------|----------| | Application Number: | 14672006 | | Application Number: | 14667488 | | Application Number: | 14667568 | | Application Number: | 14673807 | | Application Number: | 14673813 | | Application Number: | 14673819 | | Application Number: | 14673828 | | Application Number: | 14673835 | | Application Number: | 14673836 | | Application Number: | 14673840 | | Application Number: | 14675728 | | Application Number: | 15067139 | | Application Number: | 14675734 | | Application Number: | 14634446 | | Application Number: | 14664680 | | Application Number: | 14671900 | | Application Number: | 14675450 | | Application Number: | 14675307 | | Application Number: | 14675356 | | Application Number: | 14675342 | | Application Number: | 14657403 | | Application Number: | 12774608 | | Application Number: | 14042403 | | Application Number: | 14150602 | | Application Number: | 14150622 | | Application Number: | 14150635 | | Application Number: | 14150657 | | Application Number: | 14150664 | | Application Number: | 14279712 | | Application Number: | 14299739 | | Application Number: | 14317467 | | Application Number: | 14331099 | | Application Number: | 14473111 | | Application Number: | 14493865 | | Application Number: | 14493897 | | Application Number: | 14493953 | | Application Number: | 14537758 | | Application Number: | 14540868 | | Property Type | Number | |---------------------|----------| | Application Number: | 14540927 | | Application Number: | 14541685 | | Application Number: | 14541769 | | Application Number: | 14541841 | | Application Number: | 14541971 | | Application Number: | 14542065 | | Application Number: | 14542298 | | Application Number: | 14542350 | | Application Number: | 14542383 | | Application Number: | 14542393 | | Application Number: | 14542509 | | Application Number: | 14542528 | | Application Number: | 14577448 | | Application Number: | 14609164 | | Application Number: | 14616580 | | Application Number: | 14662012 | | Application Number: | 14667238 | | Application Number: | 14675696 | | Application Number: | 14681978 | | Application Number: | 14723858 | | Application Number: | 14829233 | | Application Number: | 14870675 | | Application Number: | 14939982 | | Application Number: | 14941396 | #### **CORRESPONDENCE DATA** **Fax Number:** (800)914-4240 Correspondence will be sent to the e-mail address first; if that is unsuccessful, it will be sent using a fax number, if provided; if that is unsuccessful, it will be sent via US Mail. **Phone:** 800-713-0755 Email: Michael.Violet@wolterskluwer.com Correspondent Name: MICHAEL VIOLET Address Line 1: 4400 EASTON COMMONS WAY Address Line 2: SUITE 125 Address Line 4: COLUMBUS, OHIO 43219 | NAME OF SUBMITTER: | ELAINE CARRERA | |--------------------|------------------| | SIGNATURE: | /Elaine Carrera/ | | DATE SIGNED: | 08/17/2016 | **Total Attachments: 19** # **Patent Security Agreement** This **Patent Security Agreement** dated as of August 16, 2016 made by Cavium, Inc., as pledgors and debtors (in such capacities and together with any successors in such capacities, individually, a "<u>Pledgor</u>", and, collectively, the "<u>Pledgors</u>"), in favor of JPMORGAN CHASE BANK, N.A., in its capacity as Collateral Agent pursuant to the Credit Agreement (as defined in the Security Agreement), as pledgee, assignee and secured party (in such capacities and together with any successors in such capacities, the "<u>Collateral Agent</u>"). #### WITNESSETH: WHEREAS, the Pledgors are party to a Security Agreement of even date herewith (as amended, amended and restated, supplemented or otherwise modified from time to time in accordance with the provisions thereof, the "Security Agreement") made in favor of the Collateral Agent pursuant to which the Pledgors are required to execute and deliver this Patent Security Agreement; Now, Therefore, in consideration of the foregoing premises and other good and valuable consideration, the receipt and sufficiency of which are hereby acknowledged, and to induce the Collateral Agent, for the benefit of the Secured Parties, to enter into the Credit Agreement, the Pledgors and the Collateral Agent hereby agree as follows: SECTION 1. <u>Defined Terms</u>. Unless otherwise defined herein, terms defined in the Security Agreement and used herein have the meaning given to them in the Security Agreement. SECTION 2. Grant of Security Interest in Patent Collateral. As collateral security for the payment and performance in full of all Secured Obligations, each Pledgor hereby pledges and grants to the Collateral Agent for the benefit of the Secured Parties, a lien on and security interest in all of the right, title and interest of such Pledgor in, to and under the following property, wherever located, and whether now existing or hereafter arising or acquired from time to time (collectively, the "Patent Collateral"): (a) all patents and all patent applications (whether issued, allowed or filed in the United States or any other country or any trans-national patent registry) of such Pledgor now or hereafter, owned, filed or acquired by, or assigned to, such Pledgor, including the patents and patent applications listed on Schedule I attached hereto, together with any and all (i) rights and privileges arising under applicable law with respect to the foregoing and all rights corresponding thereto throughout the world, (ii) inventions, discoveries, designs and improvements described or claimed therein, (iii) reissues, divisions, continuations, reexaminations, extensions and continuations-in-part thereof and amendments thereto and (iv) rights to sue for past, present and future infringements thereof; and 1 (b) all Proceeds of any and all of the foregoing. Notwithstanding anything to the contrary contained in clauses (a) and (b) above or otherwise set forth in this Patent Security Agreement, the security interest created by this Patent Security Agreement shall not extend to, and the term "Patent Collateral" shall not include, any Excluded Property. SECTION 3. Security Agreement. The lien and security interest granted pursuant to this Patent Security Agreement is granted in conjunction with the lien and security interest granted to the Collateral Agent pursuant to the Security Agreement and the Pledgors hereby acknowledge and affirm that the rights and remedies of the Collateral Agent with respect to the security interest in the Patent Collateral made and granted hereby are more fully set forth in the Security Agreement, the terms and provisions of which are incorporated by reference herein as if fully set forth herein. In the event that any provision of this Patent Security Agreement is deemed to conflict with the Security Agreement, the provisions of the Security Agreement shall control unless the Collateral Agent shall otherwise determine. SECTION 4. <u>Termination</u>. Upon the payment in full of the Secured Obligations and termination of the Security Agreement and at the other times required by Section 9.15 of the Credit Agreement, the Collateral Agent shall execute, acknowledge, and deliver to the Pledgors an instrument in writing in recordable form releasing the collateral pledge, grant, assignment, lien and security interest in the Patent Collateral under this Patent Security Agreement, all at the Pledgors' sole cost and expense. SECTION 5. <u>Counterparts</u>. This Patent Security Agreement and any amendments, waivers, consents or supplements hereto may be executed in any number of counterparts and by different parties hereto in separate counterparts, each of which when so executed and delivered shall be deemed to be an original, but all such counterparts together shall constitute one and the same instrument. Delivery of any executed counterpart of a signature page of this Patent Security Agreement by facsimile or other electronic transmission shall be effective as delivery of a manually executed counterpart of this Patent Security Agreement. SECTION 6. Governing Law; Consent to Jurisdiction and Service of Process; Waiver of Jury Trial. Sections 9.09 and 9.10 of the Credit Agreement are incorporated herein, *mutatis mutandis*, as if a part hereof. [signature page follows] IN WITNESS WHEREOF, each Pledgor and the Collateral Agent have caused this Patent Security Agreement to be duly executed and delivered by their duly authorized officers as of the date first above written. CAVIUM, INC., as Pledgor By: Name: Syed Ali Title: Chief Executive Officer CAVIUM NETWORKS LLC, as Pledgor Ву: Name: Vince Pangr Title: Secretary [Signature Page to Patent Security Agreement] Accepted and Agreed: JPMORGAN CHASE BANK, N.A., as Collateral Agent Name: Title: Timothy D. Lee Vice President [Signature Page to Patent Security Agreement] # **SCHEDULE I** # PATENT SECURITY AGREEMENT UNITED STATES PATENT REGISTRATIONS AND UNITED STATES PATENT APPLICATIONS #### **United States Patent Registrations:** | OWNER | REGISTRATION<br>NUMBER | DESCRIPTION | |--------------|------------------------|---------------------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 7,941,585 | Local Scratchpad And Data Caching System | | Cavium, Inc. | 7,594,081 | Direct Access To Low-Latency Memory | | Cavium, Inc. | 7,606,998 | Store Instruction Ordering For Multi-Core Processor | | Cavium, Inc. | 9,141,548 | Method And Apparatus For Managing Write Back Cache | | Cavium, Inc. | 7,895,431 | Packet Queuing, Scheduling And Ordering | | Cavium, Inc. | 8,392,590 | Deterministic Finite Automata (DFA) Processing | | Cavium, Inc. | 7,535,907 | TCP Engine | | Cavium, Inc. | 7,613,813 | TCP Host | | Cavium, Inc. | 7,930,349 | Method And Apparatus For Reducing Host Overhead In A Socket Server Implementation | | Cavium, Inc. | 7,558,925 | Selective Replication Of Data Structures | | Cavium, Inc. | 8,560,475 | Content Search Mechanism That Uses A Deterministic Finite Automata (DFA) Graph, A DFA State Machine, And A Walker Process | | Cavium, Inc. | 8,818,921 | Content Search Mechanism That Uses A Deterministic Finite Automata (DFA) Graph, A DFA State Machine, And A Walker Process | | Cavium, Inc. | 9,336,328 | Content Search Mechanism Using Finite Automata | | Cavium, Inc. | 8,301,788 | Deterministic Finite Automata (DFA) Instruction | | Cavium, Inc. | 7,096,292 | On-Chip Inter-Subsystem Communication | | Cavium, Inc. | 7,653,763 | Subsystem Boot and Peripheral Data Transfer Architecture For A<br>Subsystem of A System-On-Chip | | Cavium, Inc. | 7,436,954 | Security System With An Intelligent Dma Controller | | Cavium, Inc. | 7,243,179 | On-Chip Inter-Subsystem Communication | | Cavium, Inc. | 7,605,658 | Resistively Loaded Single Stage Differential Amplifier Having Zero Volt Common Mode Input | | Cavium, Inc. | 8,471,601 | Single-Ended to Differential Converter | | Cavium, Inc. | 8,086,609 | Graph Caching | | Cavium, Inc. | 8,819,217 | Intelligent Graph Walking | | Cavium, Inc. | 8,180,803 | Deterministic Finite Automata (DFA) Graph Compression | | Cavium, Inc. | 8,176,300 | Method And Apparatus For Content Based Searching | | Cavium, Inc. | 8,601,139 | Multiple Core Session Initiation Protocol (SIP) | | Cavium, Inc. | 8,677,144 | Secure Software And Hardware Association Technique | 4 | Cavium, Inc. | 8,843,764 | Secure Software And Hardware Association Technique | |--------------|-----------|--------------------------------------------------------------------------------------------| | Cavium, Inc. | 7,949,683 | Method And Apparatus For Traversing A Compressed Deterministic Finite Automata (DFA) Graph | | Cavium, Inc. | 8,473,523 | Deterministic Finite Automata Graph Traversal With Nodal Bit Mapping | | Cavium, Inc. | 8,886,680 | Deterministic Finite Automata Graph Traversal With Nodal Bit Mapping | | Cavium, Inc. | 7,961,033 | DLL-Based Temperature Sensor | | Cavium, Inc. | 8,356,194 | Method And Apparatus For Estimating Overshoot After Estimating Power of Executing Events | | Cavium, Inc. | 8,868,949 | Method And Apparatus For Power Control | | Cavium, Inc. | 8,826,271 | Method And Apparatus For A Virtual System On Chip | | Cavium, Inc. | 9,065,781 | Messaging With Flexible Transmit Ordering | | Cavium, Inc. | 9,264,385 | Messaging With Flexible Transmit Ordering | | Cavium, Inc. | 8,977,944 | DRAM Address Protection | | Cavium, Inc. | 9,239,753 | DRAM Address Protection | | Cavium, Inc. | 8,513,994 | State Machine For Deskew Delay Locked Loop | | Cavium, Inc. | 8,525,572 | Level-Up Shifter Circuit | | Cavium, Inc. | 8,896,360 | Level-Up Shifter Circuit For High Speed And Low Power Applications | | Cavium, Inc. | 8,519,785 | Differential Amplifier With Duty Cycle Compensation | | Cavium, Inc. | 9,263,151 | Memory Interface With Selectable Evaluation Modes | | Cavium, Inc. | 9,143,140 | Multi-Function Delay Locked Loop | | Cavium, Inc. | 9,306,584 | Multi-Function Delay Locked Loop | | Cavium, Inc. | 8,634,509 | Synchronized Clock Phase Interpolator | | Cavium, Inc. | 8,536,944 | Differential Amplifier With De-Emphasis | | Cavium, Inc. | 8,456,331 | System And Method Of Compression And Decompression | | Cavium, Inc. | 9,054,729 | System And Method Of Compression And Decompression | | Cavium, Inc. | 8,350,732 | Compression With Adjustable Quality/Bandwidth Capability | | Cavium, Inc. | 9,203,805 | Reverse NFA Generation And Processing | | Cavium, Inc. | 8,937,952 | Packet Classification | | Cavium, Inc. | 8,934,488 | Identifying Duplication in Decision Trees | | Cavium, Inc. | 8,937,954 | Decision Tree Level Merging | | Cavium, Inc. | 9,208,438 | Duplication In Decision Trees | | Cavium, Inc. | 9,191,321 | Packet Classification | | Cavium, Inc. | 8,990,259 | Anchored Patterns | | Cavium, Inc. | 8,885,480 | Packet Priority In A Network Processor | | Cavium, Inc. | 9,128,769 | Processor With Dedicated Virtual Functions And Dynamic Assignment Of Functional Resources | | Cavium, Inc. | 8,855,248 | Word Boundary Lock | | Cavium, Inc. | 9,059,836 | Word Boundary Lock | | Cavium, Inc. | 9,129,060 | QoS Based Dynamic Execution Engine Selection | | Cavium, Inc. | 8,711,861 | Lookup Front End Packet Input Processor | | Cavium, Inc. | 9,031,075 | Lookup Front End Packet Input Processor | | Cavium, Inc. | 8,560,757 | System And Method To Reduce Memory Access Latencies Using Selective<br>Replication Across Multiple Memory Ports | |--------------|-----------|-----------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 8,850,101 | System And Method To Reduce Memory Access Latencies Using Selective Replication Across Multiple Memory Ports | | Cavium, Inc. | 8,850,125 | System And Method To Provide Non-Coherent Access To A Coherent Memory System | | Cavium, Inc. | 8,989,220 | High Speed Variable Bandwidth Ring-Based System | | Cavium, Inc. | 9,059,945 | Work Request Processor | | Cavium, Inc. | 8,473,658 | Input Output Bridging | | Cavium, Inc. | 8,595,401 | Input Output Bridging | | Cavium, Inc. | 8,606,959 | Lookup Front End Packet Output Processor | | Cavium, Inc. | 9,344,366 | A System And Method For Rule Matching In A Processor | | Cavium, Inc. | 8,472,452 | Lookup Cluster Complex | | Cavium, Inc. | 8,995,449 | Lookup Cluster Complex | | Cavium, Inc. | 9,225,643 | Lookup Cluster Complex | | Cavium, Inc. | 9,137,340 | Incremental Update | | Cavium, Inc. | 9,183,244 | Rule Modification in Decision Trees | | Cavium, Inc. | 8,719,331 | Work Migration In A Processor | | Cavium, Inc. | 8,966,152 | On-Chip Memory (OCM) Physical Bank Parallelism | | Cavium, Inc. | 9,065,860 | Method And Apparatus For Multiple Access Of Plural Memory Banks | | Cavium, Inc. | 9,319,316 | A Method And Apparatus For Managing Transfer Of Transport Operations<br>From A Cluster In A Processor | | Cavium, Inc. | 8,954,700 | Method and Apparatus for Managing Processing Thread Migration<br>Between Clusters Within A Processor | | Cavium, Inc. | 9,330,002 | Multi-Core Interconnect In A Network Processor | | Cavium, Inc. | 9,065,626 | Bit Error Rate Impact Reduction | | Cavium, Inc. | 9,219,560 | Multi-Protocol Serdes Phy Apparatus | | Cavium, Inc. | 9,152,494 | Method And Apparatus For Data Packet Integrity Checking In A Processor | | Cavium, Inc. | 8,923,306 | Phased Bucket Pre-Fetch In A Network Processor | | Cavium, Inc. | 9,112,767 | Method And An Accumulator Scoreboard For Out-Of-Order Rule<br>Response Handling | | Cavium, Inc. | 9,130,819 | Method And Apparatus For Scheduling Rule Matching In A Processor | | Cavium, Inc. | 9,276,846 | Packet Extraction Optimization In A Network Processor | | Cavium, Inc. | 9,195,939 | Scope In Decision Trees | | Cavium, Inc. | 9,323,715 | Method And Apparatus To Represent A Processor Context With Fewer Bits | | Cavium, Inc. | 8,963,601 | Clock Gated Delay Line Based On Setting Value | | Cavium, Inc. | 9,335,784 | Clock Distribution Circuit With Distributed Delay Locked Loop | | Cavium, Inc. | 9,087,567 | Method And Apparatus For Amplifier Offset Calibration | | Cavium, Inc. | 9,268,694 | Maintenance Of Cache And Tags In A Translation Lookaside Buffer | | Cavium, Inc. | 9,041,432 | Clock Multiplexing And Repeater Network | | Cavium, Inc. | 9,130,549 | Multiplexer Flop | | Cavium, Inc. | 9,264,023 | Scannable Flop With A Single Storage Element | | Cavium, Inc. | 9,208,103 | Translation Bypass In Multi-Stage Address Translation | |--------------|------------------------|---------------------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 9,281,034 | Data Strobe Generation | | Cavium, Inc. | 8,619,923 | System And Method For Optimizing Use Of Channel State Information | | Cavium, Inc. | 8,891,706 | System And Method For Optimizing Use Of Channel State Information | | Cavium, Inc. | 6,151,295 <sup>1</sup> | OFDM Receiving System | | Cavium, Inc. | 7,352,778 <sup>2</sup> | Synchronizing Method And Apparatus | | Cavium, Inc. | 8,340,205 | Method And Apparatus For Correcting Linear Error Phase Of An Ofdm<br>Signal | | Cavium, Inc. | 7,035,889 | Method And Apparatus For Montgomery Multiplication | | Cavium, Inc. | 6,954,770 | Random Number Generator | | Cavium, Inc. | 6,789,147 | Interface For A Security Coprocessor | | Cavium, Inc. | 7,240,203 | Method And Apparatus For Establishing Secure Sessions | | Cavium, Inc. | 7,076,059 | Method And Apparatus To Implement The Data Encryption Standard Algorithm | | Cavium, Inc. | 7,260,217 | Speculative Execution For Data Ciphering Operations | | Cavium, Inc. | 7,305,567 | Decoupled Architecture For Data Ciphering Operations | | Cavium, Inc. | 7,337,314 | Apparatus And Method For Allocating Resources Within A Security Processor | | Cavium, Inc. | 6,861,865 | Apparatus And Method For Repairing Logic Blocks | | Cavium, Inc. | 7,205,785 | Apparatus And Method For Repairing Logic Blocks | | Cavium, Inc. | 7,209,531 | Apparatus And Method For Data Deskew | | Cavium, Inc. | 7,814,310 | Ipsec Performance Optimization | | Cavium, Inc. | 7,398,386 | Transparent Ipsec Processing Inline Between A Framer And A Network<br>Component | | Cavium, Inc. | 7,661,130 | Apparatus And Method For Allocating Resources Within A Security Processing Architecture Using Multiple Queuing Mechanisms | | Cavium, Inc. | 7,657,933 | Apparatus And Method For Allocating Resources Within A Security Processing Architecture Using Multiple Groups | | Cavium, Inc. | 6,949,423 <sup>3</sup> | Mosfet-Fused Nonvolatile Read-Only Memory Cell (Mofrom) | | Cavium, Inc. | 8,009,923 <sup>4</sup> | Method And System For Motion Estimation With Multiple Vector Candidates | | Cavium, Inc. | 8,661,266 | System And Method For Secure Device Key Storage | | Cavium, Inc. | 8,544,106 | System And Method For Enabling Access To A Protected Hardware Resource | | Cavium, Inc. | 9,025,672 | On-Demand Intra-Refresh For End-To-End Coded Video Transmission<br>Systems | \_ <sup>&</sup>lt;sup>1</sup> Outstanding lien: Comerica Bank security agreement executed 6/26/2009 and recorded 7/1/2009 at reel/frame 022892/0829 <sup>&</sup>lt;sup>2</sup> Outstanding lien: Comerica Bank security agreement executed 6/26/2009 and recorded 7/1/2009 at reel/frame 022892/0829 <sup>&</sup>lt;sup>3</sup> There is a break in the chain of title. No assignment from "Oakvale Technology" to Celestial Semiconductor Ltd." Outstanding lien: Venture Lending & Leasing IV, Inc. security agreement executed 8/9/2006 and recorded 10/4/2006 at reel/frame 018454/0035 <sup>&</sup>lt;sup>4</sup> Outstanding lien: Venture Lending & Leasing IV, Inc. security agreement executed 8/9/2006 and recorded 10/4/2006 at reel/frame 018454/0035 | Cavium, Inc. | 8,831,108 | Low Latency Rate Control System And Method | |--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 9,025,665 | Video Encoder Bit Estimator For Macroblock Encoding | | Cavium, Inc. | 9,094,669 | Video Encoder Bit Estimator For Macroblock Encoding | | Cavium, Inc. | 8,358,699 | Method And System For Selection Of Reference Picture And Mode<br>Decision | | Cavium, Inc. | 9,237,581 | Apparatus And Method For Media Access Control Scheduling With A Sort<br>Hardware Coprocessor | | Cavium, Inc. | 9,256,380 | Apparatus And Method For Packet Memory Datapath Processing In High<br>Bandwidth Packet Processing Devices | | Cavium, Inc. | 9,331,942 | Apparatus And Method For Processing Alternately Configured Longest Prefix Match Tables | | Cavium, Inc. | 9,264,357 | Apparatus And Method For Table Search With Centralized Memory Pool In A Network Switch | | Cavium, Inc. | 9,009,364 | Apparatus And Method For Accelerated Page Link List Processing In A Packet Processor Operating At Wirespeed | | Cavium, Inc. | 9,262,369 | Apparatus And Method For Accelerated Page Link List Processing In A Packet Processor Operating At Wirespeed | | Cavium, Inc. | 9,305,129 | System For And Method Of Tuning Clock Networks Constructed Using Variable Drive-Strength Clock Inverters With Variable Drive-Strength Clock Drivers Built Out Of A Smaller Subset Of Base Cells | | Cavium, Inc. | 9,330,227 | Testbench Reference Model and Scoreboard Dispatcher | | Cavium, Inc. | 7,693,070 | Congestion Reducing Reliable Transport Packet Retry Engine | | Cavium, Inc. | 9,058,463 | Systems And Methods For Specifying, Modeling, Implementing and Verifying IC Design Protocols | | Cavium, Inc. | 9,294,567 | Systems And Methods For Enabling Access To Extensible Storage Devices Over A Network As Local Storage Via NVME Controller | | Cavium, Inc. | 9,307,057 | Systems And Methods For Resource Management In A Single Instruction<br>Multiple Data Packet Parsing Cluster | | Cavium, Inc. | 9,355,206 | System And Method for Automated Functional Coverage Generation And Management For IC Design Protocols | | Cavium, Inc. | 9,378,033 | Apparatus And Method For A Virtual System On Chip | | Cavium, Inc. | 9,398,033 | Regular Express Processing Automaton | # **United States Patent Applications:** | OWNER | APPLICATION<br>NUMBER | DESCRIPTION | |--------------|-------------------------|----------------------------------------------------| | Cavium, Inc. | 15/134,919 | Content Search Mechanism Using Finite Automata | | Cavium, Inc. | 13/311,244 | Graph Caching | | Cavium, Inc. | 14/324,682 <sup>5</sup> | Intelligent Graph Walking | | Cavium, Inc. | 14/067,524 <sup>6</sup> | Multiple Core Session Initiation Protocol (Sip) | | Cavium, Inc. | 14/340,225 | Secure Software And Hardware Association Technique | | Cavium, Inc. | 14/516,807 | Traversal With Arc Configuration Information | <sup>&</sup>lt;sup>5</sup> This patent application is in the process of being abandoned. <sup>6</sup> This patent application is in the process of being abandoned. | Cavium, Inc. | 12/505,324 <sup>7</sup> | Profile-Based And Dictionary Based Graph Caching | |--------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 14/488,724 | Method And Apparatus For Power Control | | Cavium, Inc. | 14/452,873 | Method And Apparatus For A Virtual System On Chip | | Cavium, Inc. | 14/452,878 | Method And Apparatus For A Virtual System On Chip | | Cavium, Inc. | 13/168,395 | Regular Expression Processing Automaton | | Cavium, Inc. | 13/326,091 | Messaging With Flexible Transmit Ordering | | Cavium, Inc. | 14/863,484 | Reverse Nfa Generation And Processing | | Cavium, Inc. | 14/863,8168 | Reverse Nfa Generation And Processing | | Cavium, Inc. | 13/168,450 | Regex Compiler | | Cavium, Inc. | 14/632,448 | Anchored Patterns | | Cavium, Inc. | 13/283,252 | Packet Traffic Control In A Network Processor | | Cavium, Inc. | 13/274,767 | Processor With Efficient Work Queuing | | Cavium, Inc. | 14/828,884 | Qos Based Dynamic Execution Engine Selection | | Cavium, Inc. | 13/284,289 | Network Processor With Distributed Trace Buffers | | Cavium, Inc. | 13/599,276 | Lookup Front End Packet Input Processor | | Cavium, Inc. | 14/466,384 | System And Method To Provide Non-Coherent Access To A Coherent<br>Memory System | | Cavium, Inc. | 14/670,934 | Work Request Processor | | Cavium, Inc. | 14/082,365 | Lookup Front End Packet Output Processor | | G : I | 12/5/5 271 | A System And Method For Storing Lookup Request Rules In Multiple | | Cavium, Inc. | 13/565,271 | Memories A Method And Apparatus Encoding A Rule For A Lookup Request In A | | Cavium, Inc. | 13/565,389 | Processor | | Cavium, Inc. | 15/145,052 | System And Method For Rule Matching In A Processor | | Cavium, Inc. | 13/831,191 | Incremental Update Heuristics | | Cavium, Inc. | 14/230,698 | Work Migration In A Processor | | Cavium, Inc. | 14/604,975 <sup>9</sup> | On-Chip Memory (Ocm) Physical Bank Parallelism | | | 13/565,741 | A Mark at A and A an array Fan Managina Transport On anti-one To A | | Cavium, Inc. | (Patent No. 9,391,892) | A Method And Apparatus For Managing Transport Operations To A<br>Cluster Within A Processor | | | | Method And Apparatus For Assigning Resources Used To Manage | | Cavium, Inc. | 13/565,746 | Transport Operations Between Clusters Within A Processor Method And Apparatus For Managing Processing Thread Migration | | Cavium, Inc. | 14/592,384 | Between Clusters Within A Processor | | Cavium, Inc. | 13/896,798 | Compiler With Mask Nodes | | Cavium, Inc. | 14/207,933 | Nsp Manager | | Cavium, Inc. | 14/207,928 | Merging Independent Writes, Separating Dependent And Independent<br>Writes, And Error Roll Back | | Cavium, Inc. | 13/831,415 | Batch Incremental Update | | Cavium, Inc. | 13/841,743 | Multi-Host Processing | <sup>&</sup>lt;sup>7</sup> This patent application is in the process of being abandoned. <sup>8</sup> This patent application is in the process of being abandoned. <sup>9</sup> This patent application is in the process of being abandoned. | Cavium, Inc. | 14/583,968 | Phased Bucket Pre-Fetch In A Network Processor | |--------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 14/922,449 | Scope In Decision Trees | | Cavium, Inc. | 14/325,841 | Engine Architecture For Processing Finite Automata | | Cavium, Inc. | 14/252,293 | Compilation Of Finite Automata Based On Memory Hierarchy | | Cavium, Inc. | 14/252,299 | Processing Of Finite Automata Based On Memory Hierarchy | | Cavium, Inc. | 14/186,978 | Generating A Non-Deterministic Finite Automata (Nfa) Graph For Regular Expression Patterns With Advanced Features | | Cavium, Inc. | 14/186,913 | System And Method To Traverse A Non-Deterministic Finite Automata (Nfa) Graph Generated For Regular Expression Patterns With Advanced Features | | Cavium, Inc. | 14/169,967 | Finite Automata Processing Based On A Top Of Stack (Tos) Memory | | Cavium, Inc. | 14/143,586 | Method And Apparatus For Processing Of Finite Automata | | Cavium, Inc. | 14/252,354 | Memory Management For Finite Automata Processing | | Cavium, Inc. | 14/015,248 | Method And Apparatus For Compilation Of Finite Automata | | Cavium, Inc. | 14/015,929 | Method And Apparatus For Processing Finite Automata | | Cavium, Inc. | 14/038,549 | Method And Apparatus For Managing Global Chip Power On A Multicore<br>System On Chip | | Cavium, Inc. | 14/038,156 | Merged TLB Structure For Multiple Sequential Address Translations | | Cavium, Inc. | 14/038,189 | Collapsed Address Translation With Multiple Page Sizes | | Cavium, Inc. | 14/040,532 | Method And Apparatus For Reference Voltage Calibration In A Single-<br>Ended Receiver | | Cavium, Inc. | 14/046,879 | Method And Apparatus For Aligning Signals | | Cavium, Inc. | 14/040,431 | Dynamically Adjusting Supply Voltage Based On Monitored Chip<br>Temperature | | Cavium, Inc. | 14/039,846 | Auto-Blow Memory Repair | | Cavium, Inc. | 14/036,709 | Memory Interface With Integrated Tester | | Cavium, Inc. | 14/192,100 | Cdr Voter With Improved Frequency Offset Tolerance | | Cavium, Inc. | 14/045,602 | Method And Apparatus For Supporting Wide Operations Using Atomic Sequences | | | 14/045,674<br>(Patent No. | Method And Apparatus For Conditional Storing Of Data Using A | | Cavium, Inc. | 9,390,023) | Compare-And-Swap Based Approach | | Cavium, Inc. | 14/040,577 | Method And Apparatus For Calibrating An Input Interface Method And Apparatus For Power Gating Hardware Components In A | | Cavium, Inc. | 14/193,899 | Chip Device | | Cavium, Inc. | 14/201,541 | Method And System For Work Scheduling In A Multi-Chip System | | Cavium, Inc. | 14/204,374 | Method And Apparatus For Low Latency Exchange Of Data Between A<br>Processor And Coprocessor | | Cavium, Inc. | 14/201,507 <sup>10</sup> | Multi-Core Network Processor Interconnect With Multi-Node Connection | | Cavium Inc | 14/201,557 | Method And System For Ordering I/O Access In A Multi-Node<br>Environment | | Cavium, Inc. | 14/201,537 | Livitoiiiiciit | | | (Patent No. | | | Cavium, Inc. | 9,372,800) | Inter-Chip Interconnect Protocol For A Multi-Chip System | $<sup>^{10}</sup>$ This patent application is in the process of being abandoned. | Cavium, Inc. 14/194,049 System On Chip Link Layer Protocol Cavium, Inc. 14/193,793 Partitioned Error Code Computation Cavium, Inc. 14/193,895 Packet Output Processing 14/193,935 (Patent No. Cavium, Inc. 14/194,038) Packet Scheduling In A Network Processor Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/194,038 Method And Apparatus For Memory Access Management Cavium, Inc. 14/198,830 Method And Apparatus For Optimizing Finite Automata Processing Cavium, Inc. 14/252,390 Processing Of Finite Automata Based On A Node Cache Cavium, Inc. 14/258,844 Adder Decoder Cavium, Inc. 14/2540,175 Programmable Validation Of Transaction Requests Cavium, Inc. 14/2540,379 Programmable Validation Of Transaction Requests Cavium, Inc. 14/2540,434 Register Access Control Among Multiple Devices Cavium, Inc. 14/2540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/2540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/2540,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 14/2540,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/143,282 Bdge Rate Control Calibration Cavium, Inc. 15/143,282 Bdge Rate Control Calibration Cavium, Inc. 15/143,390 Voltage Regulator With Improved Tuning Curve Linearization Cavium, Inc. 14/328,951 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/328,951 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/341,4708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/341,4708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/341,498 Franslation Lookaside Buffer Invalidations Cavium, Inc. 14/341,498 Franslation Lookaside Buffer Invalidations Cavium, Inc. 14/341,499 Franslation Lookaside Buffer Invalidations Cavium, | | 1 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|------------------------------------------------------------------| | Cavium, Inc. 14/186,743 Multiple Ethernet Ports And Port Types Using A Shared Data Path Cavium, Inc. 14/194,938 Packet Output Processing Cavium, Inc. 14/194,038 Packet Scheduling In A Network Processor Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/194,038 Method And Apparatus For Memory Access Management Cavium, Inc. 14/194,039 Method And Apparatus For Memory Access Management Cavium, Inc. 14/201,594 Method And Apparatus For Optimizing Finite Automata Processing Cavium, Inc. 14/252,390 Processing Of Finite Automata Based On A Node Cache Cavium, Inc. 14/384,484 Adder Decoder Cavium, Inc. 14/340,379 Programmable Validation Of Transaction Requests Cavium, Inc. 14/340,379 Programmable Ordering And Prefetch Cavium, Inc. 14/340,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/340,436 Independent Ordering Of Independent Transactions Cavium, Inc. 14/340,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/340,498 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/103,330 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 14/314,798 Pages Rate Control Calibration Cavium, Inc. 14/314,798 Translation Lookaside Buffer Management Cavium, Inc. 14/314,798 Translation Lookaside Buffer Management Cavium, Inc. 14/314,798 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/341,890 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/341,891 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/341,992 Managing Buffered Communication Between Sockets Cavium, Inc. 14/341,992 Managing Buffered Communication Between Sockets Cavium, Inc. 14/341,993 Managing Buffered Communication Between Sockets Cavium, Inc. 14/341,992 Managing Buffered Communication Between Sockets Cavium, Inc. 14/341,993 Managi | Cavium, Inc. | 14/194,049 | System On Chip Link Layer Protocol | | Cavium, Inc. 14/193,895 Packet Output Processing 14/193,933 (Patent No. 9,397,938) Packet Scheduling In A Network Processor Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/191,163 Method And Apparatus For Memory Access Management Cavium, Inc. 14/196,830 Method And Apparatus For Memory Allocation In A Multi-Node System Cavium, Inc. 14/201,594 Method And Apparatus For Memory Allocation In A Multi-Node System Cavium, Inc. 14/538,484 Adder Decoder Cavium, Inc. 14/540,417 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,417 Programmable Ordering And Prefetch Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,438 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Improved Tuning Curve Linearization Cavium, Inc. 14/34,993 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/34,498 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/34,498 Translation Lookaside Buffer Management Cavium, Inc. 14/54,1498 Translation Lookaside Buffer Invalidations Cavium, Inc. 14/54,1498 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/54,1896 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/54,1896 Flexible Instruction Execution Between Sockets Cavium, Inc. 14/54,1997 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/54,1892 Managing Buffered Communication Between Sockets Cavium, Inc. 14/54,1995 Managing Buffered Communication For Branch Prediction Cavium, Inc. 14/54,1995 Managing Buffered Comm | Cavium, Inc. | 14/193,793 | Partitioned Error Code Computation | | Cavium, Inc. 14/194,038 Packet Scheduling In A Network Processor Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/194,038 Method And Apparatus For Memory Access Management Cavium, Inc. 14/201,594 Method And Apparatus For Memory Allocation In A Multi-Node System Cavium, Inc. 14/252,390 Processing Of Finite Automata Based On A Node Cache Cavium, Inc. 14/538,484 Adder Decoder Cavium, Inc. 14/540,175 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,379 Programmable Ordering And Prefetch Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,444 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,917 Bypass Fifo For Multiple Virtual Channels Cavium, Inc. 14/40,981 Automatic Data Rate Matching Cavium, Inc. 15/100,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,282 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/34,499 Flexible Instruction Order In A Processor Pipeline Cavium, Inc. 14/541,498 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,890 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,890 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,890 Flexible Instruction Cache Translation Lookaside Buffer | Cavium, Inc. | 14/186,743 | Multiple Ethernet Ports And Port Types Using A Shared Data Path | | Cavium, Inc. 9,397,938 Packet Scheduling In A Network Processor | Cavium, Inc. | | Packet Output Processing | | Cavium, Inc. 14/194,038 Packet Scheduling In A Network Processor Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/194,038 Method And Apparatus For Memory Access Management Cavium, Inc. 14/201,594 Method And Apparatus For Memory Allocation In A Multi-Node System Cavium, Inc. 14/252,390 Processing Of Finite Automata Based On A Node Cache Cavium, Inc. 14/538,484 Adder Decoder Cavium, Inc. 14/540,175 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,379 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,379 Programmable Ordering And Prefetch Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,441 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/100,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/34,596 Flexible Instruction Order In A Processor Pipeline Cavium, Inc. 14/54,498 Translation And Control Topology For Efficient Testing Of Sets Of Devices Cavium, Inc. 14/54,498 Translation Lookaside Buffer Invalidations Cavium, Inc. 14/54,498 Translation Lookaside Buffer Invalidations Cavium, Inc. 14/54,498 Translation Lookaside Buffer Invalidations Cavium, Inc. 14/54,499 Managing Buffered Communication Between Sockets Cavium, Inc. 14/54,590 Managing Buffered Communication Between Sockets Cavium, Inc. 14/54,590 Managing Buffered Communication Between Sockets Cavium, Inc. 14/54,590 Managing Buffered Communication Between Sockets Cavium, Inc. 14/54,590 Managing Skew In Data Signals Cavium, Inc. 14/54,590 Managing Skew In Data Signals | | , | | | Cavium, Inc. 14/194,038 Packet Shaping In A Network Processor Cavium, Inc. 14/191,163 Method And Apparatus For Memory Access Management Cavium, Inc. 14/199,330 Method And Apparatus For Memory Allocation In A Multi-Node System Cavium, Inc. 14/201,594 Method And Apparatus For Memory Allocation In A Multi-Node System Cavium, Inc. 14/252,390 Processing Of Finite Automata Based On A Node Cache Cavium, Inc. 14/538,484 Adder Decoder Cavium, Inc. 14/540,175 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,379 Programmable Ordering And Prefetch Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,391 Automatic Data Rate Matching Cavium, Inc. 14/940,981 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/143,302 Voltage-Con | Cavium, Inc. | | Packet Scheduling In A Network Processor | | Cavium, Inc. 14/191,163 Method And Apparatus For Memory Access Management Cavium, Inc. 14/169,830 Method And Apparatus For Optimizing Finite Automata Processing Cavium, Inc. 14/201,594 Method And Apparatus For Memory Allocation In A Multi-Node System Cavium, Inc. 14/252,390 Processing Of Finite Automata Based On A Node Cache Cavium, Inc. 14/538,484 Adder Decoder Cavium, Inc. 14/540,379 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,4379 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,436 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,981 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/143,302 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. | · | · | | | Cavium, Inc. 14/169,830 Method And Apparatus For Optimizing Finite Automata Processing Cavium, Inc. 14/201,594 Method And Apparatus For Memory Allocation In A Multi-Node System Cavium, Inc. 14/252,390 Processing Of Finite Automata Based On A Node Cache Cavium, Inc. 14/538,484 Adder Decoder Cavium, Inc. 14/540,379 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,379 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,4656 Independent Ordering Of Independent Transactions Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/940,981 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/100,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/541,596 Flexible Instruction Order In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,890 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,890 Flexible Instruction Drocessor Pipeline Cavium, Inc. 14/541,891 Translation Lookaside Buffer Invalidation Suppression Educion, Inc. 14/541,892 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,892 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,892 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,892 Managing History Information For Branch Prediction Cavium, Inc. 14/541,892 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,892 Managing Skew In Data S | , | | | | Cavium, Inc. 14/201,594 Method And Apparatus For Memory Allocation In A Multi-Node System Cavium, Inc. 14/252,390 Processing Of Finite Automata Based On A Node Cache Cavium, Inc. 14/538,484 Adder Decoder Cavium, Inc. 14/540,175 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,436 Independent Ordering Of Independent Transactions Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/541,917 Bypass Fifo For Multiple Virtual Channels Cavium, Inc. 14/940,981 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/100,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,953 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/351,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. <t< td=""><td>·</td><td>·</td><td></td></t<> | · | · | | | Cavium, Inc. 14/252,390 Processing Of Finite Automata Based On A Node Cache Cavium, Inc. 14/538,484 Adder Decoder Cavium, Inc. 14/540,175 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,379 Programmable Ordering And Prefetch Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,656 Independent Ordering Of Independent Transactions Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,911 Bypass Fifo For Multiple Virtual Channels Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/000,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/328,951 Managing Instruction Crear In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,498 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,882 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing Buffered Communication For Branch Prediction Cavium, Inc. 14/541,882 Managing Buffered Communication For Branch Prediction Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/540,600 Controlled Multi-Step De-Alignment Of Clocks | | | | | Cavium, Inc. 14/538,484 Adder Decoder Cavium, Inc. 14/540,175 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,379 Programmable Ordering And Prefetch Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,436 Independent Ordering Of Independent Transactions Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/540,981 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/130,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,826 Instruction Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Surpression Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,826 Instruction Cache Translation Depression Cavium, Inc. 14/541,826 Instruction Cache Translation Between Sockets Cavium, Inc. 14/541,832 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,832 Managing History Information For Branch Prediction Cavium, Inc. 14/541,952 Managing Sew In Data Signals Cavium, Inc. 14/540,000 Controlled Multi-Step De-Alignment Of Clocks | | · | · · · · · · · · · · · · · · · · · · · | | Cavium, Inc. 14/540,175 Programmable Validation Of Transaction Requests Cavium, Inc. 14/540,379 Programmable Ordering And Prefetch Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/541,917 Bypass Fifo For Multiple Virtual Channels Cavium, Inc. 14/540,981 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/100,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,807 Filtering Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,808 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,992 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | · | | | | Cavium, Inc.14/540,379Programmable Ordering And PrefetchCavium, Inc.14/540,414Register Access Control Among Multiple DevicesCavium, Inc.14/540,436Independent Ordering Of Independent TransactionsCavium, Inc.14/540,436Arbitrated Access To Resources Among Multiple DevicesCavium, Inc.14/541,917Bypass Fifo For Multiple Virtual ChannelsCavium, Inc.14/940,981Automatic Data Rate MatchingCavium, Inc.15/136,330Method And Apparatus For Dynamic Virtual System On ChipCavium, Inc.15/000,840Voltage-Controlled Oscillator With Improved Tuning Curve LinearizationCavium, Inc.15/143,282Edge Rate Control CalibrationCavium, Inc.15/143,302Voltage Regulator With Adaptive Bias NetworkCavium, Inc.14/328,923Managing Instruction Order In A Processor PipelineCavium, Inc.14/328,951Managing Instruction Order In A Processor PipelineCavium, Inc.14/514,596Flexible Instruction Execution In A Processor PipelineCavium, Inc.14/637,533Piexible Instruction Execution In A Processor PipelineCavium, Inc.14/514,708Flexible Instruction Execution In A Processor PipelineCavium, Inc.14/541,498Translation Lookaside Buffer ManagementCavium, Inc.14/541,807Translation Lookaside Buffer Invalidation SuppressionCavium, Inc.14/541,826Instruction Cache Translation ManagementCavium, Inc.14/541,826Instruction Cache Translation ManagementCavium, Inc.14/541,882Managi | | | | | Cavium, Inc. 14/540,414 Register Access Control Among Multiple Devices Cavium, Inc. 14/540,656 Independent Ordering Of Independent Transactions Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/541,917 Bypass Fifo For Multiple Virtual Channels Cavium, Inc. 14/940,981 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/000,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/637,533 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,826 Instruction Cache Translation Between Sockets Cavium, Inc. 14/541,827 Testing Semiconductor Devices Cavium, Inc. 14/541,828 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | | | | Cavium, Inc. 14/540,656 Independent Ordering Of Independent Transactions Cavium, Inc. 14/540,436 Arbitrated Access To Resources Among Multiple Devices Cavium, Inc. 14/541,917 Bypass Fifo For Multiple Virtual Channels Cavium, Inc. 14/940,981 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/000,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/328,951 Managing Instruction Torder In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/54,733 Devices Cavium, Inc. 14/54,7408 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/54,14,98 Translation Lookaside Buffer Management Cavium, Inc. 14/54,156 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/54,1807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/54,1807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/54,1826 Instruction Cache Translation Management Cavium, Inc. 14/54,1826 Instruction Cache Translation Detween Sockets Cavium, Inc. 14/54,1820 Managing Buffered Communication Between Sockets Cavium, Inc. 14/54,1970 Testing Semiconductor Devices Cavium, Inc. 14/54,1971 Testing Semiconductor Devices Cavium, Inc. 14/54,2060 Controlled Multi-Step De-Alignment Of Clocks | · | · | | | Cavium, Inc.14/540,436Arbitrated Access To Resources Among Multiple DevicesCavium, Inc.14/541,917Bypass Fifo For Multiple Virtual ChannelsCavium, Inc.14/940,981Automatic Data Rate MatchingCavium, Inc.15/136,330Method And Apparatus For Dynamic Virtual System On ChipCavium, Inc.15/000,840Voltage-Controlled Oscillator With Improved Tuning Curve LinearizationCavium, Inc.15/143,282Edge Rate Control CalibrationCavium, Inc.15/143,302Voltage Regulator With Adaptive Bias NetworkCavium, Inc.14/328,923Managing Instruction Order In A Processor PipelineCavium, Inc.14/328,951Managing Instruction Execution In A Processor PipelineCavium, Inc.14/514,596Flexible Instruction Execution In A Processor PipelineCavium, Inc.14/531,708Flexible Instruction Execution In A Processor PipelineCavium, Inc.14/541,498Translation Lookaside Buffer ManagementCavium, Inc.14/541,616Caching Tlb Translations Using A Unified Page Table Walker CacheCavium, Inc.14/541,807Filtering Translation Lookaside Buffer InvalidationsCavium, Inc.14/541,826Instruction Cache Translation ManagementCavium, Inc.14/541,826Instruction Cache Translation Between SocketsCavium, Inc.14/541,977Testing Semiconductor DevicesCavium, Inc.14/541,952Managing Skew In Data SignalsCavium, Inc.14/541,952Managing Skew In Data SignalsCavium, Inc.14/542,060Controlled Multi-Step De-Alig | , | | | | Cavium, Inc.14/541,917Bypass Fifo For Multiple Virtual ChannelsCavium, Inc.14/940,981Automatic Data Rate MatchingCavium, Inc.15/136,330Method And Apparatus For Dynamic Virtual System On ChipCavium, Inc.15/000,840Voltage-Controlled Oscillator With Improved Tuning Curve LinearizationCavium, Inc.15/143,282Edge Rate Control CalibrationCavium, Inc.15/143,302Voltage Regulator With Adaptive Bias NetworkCavium, Inc.14/328,923Managing Instruction Order In A Processor PipelineCavium, Inc.14/328,951Managing Instruction Order In A Processor PipelineCavium, Inc.14/514,596Flexible Instruction Execution In A Processor PipelineCavium, Inc.14/637,533DevicesCavium, Inc.14/541,408Flexible Instruction Execution In A Processor PipelineCavium, Inc.14/541,498Translation Lookaside Buffer ManagementCavium, Inc.14/541,616Caching Tlb Translations Using A Unified Page Table Walker CacheCavium, Inc.14/541,826Translation Lookaside Buffer Invalidation SuppressionCavium, Inc.14/541,826Instruction Cache Translation ManagementCavium, Inc.14/541,902Managing History Information For Branch PredictionCavium, Inc.14/541,882Managing History Information For Branch PredictionCavium, Inc.14/541,977Testing Semiconductor DevicesCavium, Inc.14/541,952Managing Skew In Data SignalsCavium, Inc.14/542,060Controlled Multi-Step De-Alignment Of Clocks <td></td> <td>·</td> <td></td> | | · | | | Cavium, Inc. 14/940,981 Automatic Data Rate Matching Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/000,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Managing Instruction Execution In A Processor Pipeline Cavium, Inc. 14/637,533 Devices Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,882 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | | | | Cavium, Inc. 15/136,330 Method And Apparatus For Dynamic Virtual System On Chip Cavium, Inc. 15/000,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/328,951 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/637,533 Devices Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,826 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,821 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | · | | | | Cavium, Inc. 15/000,840 Voltage-Controlled Oscillator With Improved Tuning Curve Linearization Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/637,533 Devices Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,826 Instruction Cache Translation Between Sockets Cavium, Inc. 14/541,882 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,902 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | | | | Cavium, Inc. 15/143,282 Edge Rate Control Calibration Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/328,951 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/637,533 Devices Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,826 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | · | | | Cavium, Inc. 15/143,302 Voltage Regulator With Adaptive Bias Network Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/328,951 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/637,533 Devices Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,826 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | · | · | | | Cavium, Inc. 14/328,923 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/328,951 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/637,533 Devices Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,828 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | · | | | Cavium, Inc. 14/328,951 Managing Instruction Order In A Processor Pipeline Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Communication And Control Topology For Efficient Testing Of Sets Of Devices Cavium, Inc. 14/637,533 Devices Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,826 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | | | | Cavium, Inc. 14/514,596 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/637,533 Devices Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | | | | Cavium, Inc. 14/541,498 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,826 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | · | | | | Cavium, Inc. 14/637,533 Devices Cavium, Inc. 14/514,708 Flexible Instruction Execution In A Processor Pipeline Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | Cavium, Inc. | 14/514,596 | | | Cavium, Inc. 14/541,498 Translation Lookaside Buffer Management Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | Cavium, Inc. | 14/637,533 | | | Cavium, Inc. 14/541,616 Caching Tlb Translations Using A Unified Page Table Walker Cache Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | Cavium, Inc. | 14/514,708 | Flexible Instruction Execution In A Processor Pipeline | | Cavium, Inc. 14/541,726 Translation Lookaside Buffer Invalidation Suppression Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | Cavium, Inc. | 14/541,498 | Translation Lookaside Buffer Management | | Cavium, Inc. 14/541,807 Filtering Translation Lookaside Buffer Invalidations Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | Cavium, Inc. | 14/541,616 | Caching Tlb Translations Using A Unified Page Table Walker Cache | | Cavium, Inc. 14/541,826 Instruction Cache Translation Management Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | Cavium, Inc. | 14/541,726 | Translation Lookaside Buffer Invalidation Suppression | | Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | Cavium, Inc. | | Filtering Translation Lookaside Buffer Invalidations | | Cavium, Inc. 14/541,902 Managing Buffered Communication Between Sockets Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | | | | Cavium, Inc. 14/541,882 Managing History Information For Branch Prediction Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | Cavium, Inc. | 14/541,902 | | | Cavium, Inc. 14/541,977 Testing Semiconductor Devices Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | Cavium, Inc. | 14/541,882 | Managing History Information For Branch Prediction | | Cavium, Inc. 14/541,952 Managing Skew In Data Signals Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | | | | Cavium, Inc. 14/542,060 Controlled Multi-Step De-Alignment Of Clocks | | | | | | Cavium, Inc. | 14/542,060 | Controlled Multi-Step De-Alignment Of Clocks | | | Cavium, Inc. | 14/542,039 | | | Cavium, Inc. | 14/542,136 | Instruction Ordering For In-Progress Operations | |---------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 14/542,118 | Managing Buffered Communication Between Cores | | Cavium, Inc. | 14/542,188 | Controlled Dynamic De-Alignment Of Clocks | | Cavium, Inc. | 14/542,202 | Managing Skew In Data Signals With Multiple Modes | | Cavium, Inc. | 14/542,216 | Frequency Division Clock Alignment Using Pattern Selection | | Cavium, Inc. | 14/672,787 | Managing Skew In Data Signals With Adjustable Strobe | | ouvilli, mo | 14/672,874 | Training one with Data organic with Trajustative Survey | | | (Patent No. | | | Cavium, Inc. | 9,349,434) | Variable Strobe For Alignment Of Partially Invisible Data Signals | | Cavium, Inc. | 14/637,579 | Managing Reuse Information For Memory Pages | | Cavium, Inc. | 14/638,194 | Managing Reuse Information With Mult Trans Stages | | Cavium, Inc. | 14/638,266 | Managing Reuse Information In Caches | | Cavium, Inc. | 14/662,405 | Managing Address-Independent Page Attributes | | Cavium, Inc. | 14/840,323 | Local Instruction Ordering | | Cavium, Inc. | 15/088,302 | Managing Translation Invalidation | | Cavium, Inc. | 15/088,354 | Managing Synonyms In Virtual-Address Caches | | Cavium, Inc. | 15/193,535 | Managing Virtual-Address Caches For Multiple Memory Page Sizes | | | 14/083,894 | | | Corrison Inc | (Patent No. | Virtualizad Naturals Interface For Ton Descendely Duffer Allegation | | Cavium, Inc. | 9,363,193) | Virtualized Network Interface For Tcp Reassembly Buffer Allocation Virtualized Network Interface For Lockdown And Overlay Of Data In | | Cavium, Inc. | 14/106,827 | Transmitted Packets | | | 14/106,841 | | | | (Patent No. | Virtualized Network Interface For Remote Direct Memory Access Over | | Cavium, Inc. | 9,313,029) | Converged Ethernet | | | 14/140,488 | | | Carriera In a | (Patent No. | A System And A Method For A Remote Direct Memory Access Over | | Cavium, Inc. | 9,306,916) | Converged Ethernet | | Cavium, Inc. | 14/140,494 | A Method And An Apparatus For Memory Address Allignment | | | 14/140,503 | | | Cavium, Inc. | (Patent No. | A Mathad And An Amountus For Virtualization Of A Quality Of Sarving | | Cavium, inc. | 9,379,992) | A Method And An Apparatus For Virtualization Of A Quality-Of-Service A Method And An Apparatus For Converting Interrupts Into A Scheduled | | Cavium, Inc. | 14/140,585 | Events | | Cavium, Inc. | 14/141,681 | A Method And An Apparatus For Interupt Collecting And Reporting | | , | | A Method And An Apparatus For Pre-Fetching And Processing Work For | | Cavium, Inc. | 14/171,290 | Procesor Cores In A Network Processor | | | | A Look-Aside Processor Unit With Internal And External Access For | | Cavium, Inc. | 14/141,987 | Multicore Processors | | Carrier Inc | 14/171 100 | A Method And An Apparatus For Work Request Arbitration In A Network | | Cavium, Inc. | 14/171,108 | Processor A Method And An Apparatus For Work Packet Queuing, Scheduling, And | | Cavium, Inc. | 14/170,955 | Ordering With Conflict Queuing | | Cavium, Inc. | 14/447,732 | A Method And An Apparatus For Co-Processor Data Plane Virtualization | | Cavium, mc. | 1+/++/,/34 | Network Switching With Co-Resident Data-Plane And Network Interface | | Cavium, Inc. | 14/542,485 | Controllers | | Cavium, Inc. | 14/480,469 | Low Latency Rate Control System And Method | | | | | | Cavium, Inc. | 13/830,492 | Apparatus And Method For Media Access Control Scheduling With A<br>Priority Calculation Hardware Coprocessor | |---------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 14/630,554 | Apparatus And Method For Software Enabled Access To Protected Hardware Resources | | Cavium, Inc. | 15/140,424 | Apparatus And Method For Processing Alternately Configured Longest<br>Prefix Match Tables | | Xpliant, Inc. | 13/921,090 | Apparatus And Method For Uniquely Enumerating Paths In A Parse Tree | | Cavium, Inc. | 14/142,623 | Apparatus And Method For Time Stamping Packets Across Several Nodes In A Network | | Cavium, Inc. | 14/142,631 | Apparatus And Method For Optimizing The Number Of Accesses To Page-<br>Reference Count Storage In Page Link List Based Switches | | Cavium, Inc. | 14/142,653 | Method For Storing And Retrieving Packets In High-Bandwidth And Low-<br>Latency Packet Processing Devices | | Cavium, Inc. | 9,275,336 | Method And System For Skipping Over Group(S) Of Rules Based On Skip<br>Group Rule<br>31686-3001 | | Cavium, Inc. | 9,268,855 | Processing Request Keys Based On A Key Size Supported By Underlying Processing Elements | | Cavium, Inc. | 14/145918 | Multi-Rule Approach To Encoding A Group Of Rules 31686-3005 | | Cavium, Inc. | 14/152817 | Blocking Mask Register | | Cavium, Inc. | 14/150572 | Method And Apparatus For Compiling Search Trees For Processing<br>Request Keys Based On A Key Size Supported By Underlying Processing<br>Elements | | Cavium, Inc. | 14/150761 | Condition Code Approach For Comparing Rule And Key Data That Are Provided In Portions | | Cavium, Inc. | 14/940,538 | Carry Chain For Simd Operations | | Cavium, Inc. | 14/940,585 | Implementing 128-Bit Simd Operations On A 64-Bit Datapath | | Cavium, Inc. | 14/940,982 | Multiple Memory Management Units | | Cavium, Inc. | 14/941,082 | Distributing Resource Requests In A Computing System | | Cavium, Inc. | 14/940,679 | Method And System For Compressing Data For A Translation Look Aside<br>Buffer (Tlb) | | Cavium, Inc. | 14/941,182 | Sharing Resources In A Multi-Context Computing System | | Cavium, Inc. | 14/838,088 | Method And Apparatus For Providing A Low Latency Transmission System Using Adjustable Buffers | | Cavium, Inc. | 62/274,709 | Method And Apparatus For Configuring Multiple Sectors WITH MULTIPLE RADIO FREQUENCY FRAMES | | Cavium, Inc. | 15/159,729 | Method And Apparatus For Providing Soft And Blind Combining For PUSCH CQI Processing | | Cavium, Inc. | 62/267,221 | Method And Apparatus For Providing Soft And Blind Combining Techniques For PUSCH Baseband Processing | | Cavium, Inc. | 62/288,382 | Method And Apparatus For Providing FFT Engine Using Single Delay Feedback Scheme | | Cavium, Inc. | 62/274,062 | Method And Apparatus For Providing Programmable Mixed-Radix DFT Processor Using Vector Engines | | Cavium, Inc. | 62/274,686 | Method And Apparatus For Dynamically Generating Mixed-Radix Twiddle Coefficient Vectors | | Cavium, Inc. | 62/279,345 | Method And Apparatus For Providing Programmable Mixed Radix DFT Processor Using Vector Memory Subsystem | | Cavium, Inc. | 62/335,366 | Frequency Offset Estimation Method And Apparatus For LTE Uplink | | Cavium, Inc. | 14/141,076<br>(Patent No. | System For And Method Of Combining Cmos Inverters Of Multiple Drive<br>Strengths To Create Tune-Able Clock Inverters Of Variable Drive | | | 9,390,209) | Strengths In Hybrid Tree-Mesh Clock Distribution Networks | |--------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 14/141,096 | System For And Method Of Placing And Routing Clock Stations Using Variable Drive Strength Clock Drivers Built Out Of A Smaller Subset Of Base Cells For Hybrid Tree-Mesh Clock Distribution Networks | | Cavium, Inc. | 14/144,260 | Method And Apparatus For Parallel And Conditional Data Manipulation In A Software-Defined Network Processing Engine | | Cavium, Inc. | 14/142,497 | A Matrix Of On-Chip Routers Interconnecting A Plurality Of Processing<br>Engines And A Method Of Routing Using Thereof | | Cavium, Inc. | 14/142,511 | Method And System For Reconfigurable Parallel Lookups Using Multiple<br>Shared Memories | | Cavium, Inc. | 14/144,270<br>(Patent No.<br>9,379,963) | Apparatus And Method Of Generating Lookups And Making Decisions For Packet Modifying And Forwarding In A Software-Defined Network Engine | | Cavium, Inc. | 15/167,704 | Apparatus And Method Of Generating Lookups And Making Decisions For Packet Modifying And Forwarding In A Software-Defined Network Engine | | Cavium, Inc. | 14/331,105 | A Baseboard Interconnection Device, System And Method | | Cavium, Inc. | 14/289,533 | Method And Apparatus For Flexible And Efficient Analytics In A Network Switch | | Cavium, Inc. | 14/289,548 | Method And Apparatus For Table Aging In A Network Switch | | Cavium, Inc. | 14/302,343 | Counter With Overflow Fifo And A Method Thereof | | Cavium, Inc. | 14/302,351 | Hierarchical Statistically Multiplexed Counters And A Method Thereof | | Cavium, Inc. | 14/309,603 | A Method Of Modifying Packets To A Generic Format For Enabling<br>Programmable Modifications And An Apparatus Thereof | | Cavium, Inc. | 14/309,619 | A Method Of Representing A Generic Format Header Using Continuous<br>Bytes And An Apparatus Thereof | | Cavium, Inc. | 14/309,633 | A Method Of Using A Unique Packet Identifier To Identify Structure Of A Packet And An Apparatus Thereof | | Cavium, Inc. | 14/309,650 | A Method Of Using Generic Modification Instructions To Enable Flexible<br>Modifications Of Packets And An Apparatus Thereof | | Cavium, Inc. | 14/309,659 | A Method Of Using Bit Vectors To Allow Expansion And Collapse Of<br>Header Layers Within Packets For Enabling Flexible Modifications And<br>An Apparatus Thereof | | Cavium, Inc. | 14/309,679 | A Method Of Splitting A Packet Into Individual Layers For Modification<br>And Intelligently Stitching Layers Back Together After Modification And<br>An Apparatus Thereof | | Cavium, Inc. | 14/309,700 <sup>11</sup> | A Leaky-Bucket Model To Mimic Behavior Of A Mac And A Method<br>Thereof | | Cavium, Inc. | 14/309,726 | A Method Of Extracting Data From Packets And An Apparatus Thereof | | Cavium, Inc. | 14/309,739 | A Method Of Forming A Hash Input From Packet Contents And An<br>Apparatus Thereof | | Cavium, Inc. | 14/309,763 | A Method Of Handling Large Protocol Layers For Configurable Extraction Of Layer Information And An Apparatus Thereof | | Cavium, Inc. | 14/309,773 | A Method Of Reducing Latency In A Flexible Parser And An Apparatus Thereof | | Cavium, Inc. | 14/309,789 | A Method Of Dynamically Renumbering Ports And An Apparatus Thereof | | Cavium, Inc. | 14/309,802 | A Method Of Internal Destinations For Network Packets And An<br>Apparatus Thereof | | Cavium, Inc. | 14/675,710 | A Programmable Integrated Circuit Compiler, System And Method | \_ $<sup>^{\</sup>rm 11}$ This patent application is in the process of being abandoned. | | T | | |--------------|---------------------------|----------------------------------------------------------------------------------------------------| | Cavium, Inc. | 14/675,702 | A Programmable Integrated Circuit Compiler Having An Instruction<br>Generator | | Cavium, Inc. | 14/675,692 | A Programmable Integrated Circuit Compiler Having A Logic Generator | | Cavium, Inc. | 14/675,682 | A Programmable Integrated Circuit Compiler Having A Cloud Mapper | | Cavium, Inc. | 14/494,168 | A Hierarchical Hardware Linked List Approach For Multicast Replication<br>Engine In A Network Asic | | Cavium, Inc. | 14/494,187 | Fast Hardware Switchover In Control Path In A Network Asic | | Cavium, Inc. | 14/494,229 | Session Based Packet Mirroring In A Network Asic | | Cavium, Inc. | 14/494,291 | A Multicast Replication Engine Of A Network Asic And Methods Thereof | | Cavium, Inc. | 14/521,333 | An Apparatus And A Method Of Detecting Errors On Registers | | Cavium, Inc. | 14/521,354 | Two Modes Of Configuration Interface In A Network Asic | | Cavium, Inc. | 14/521,359 | Smart Holding Register To Enable Multiple Register Access | | Cavium, Inc. | 14/521,367 | Multiple-Interrupt Propagation Scheme In A Network Asic | | Cavium, Inc. | 14/536,937 | Hybrid Wild-Card Match Table | | Cavium, Inc. | 14/932,791 | Hybrid Wild-Card Match Table | | | 14/671,993<br>(Patent No. | | | Cavium, Inc. | 9,372,772) | Co-Verification Of Hardware And Software | | Cavium, Inc. | 14/617,522 | Creating Generic Testbench Interface Driver | | Cavium, Inc. | 14/671,983 | Device Verification Simulation Phase Synchronization | | Cavium, Inc. | 14/617,546 | Testbench Builder | | Cavium, Inc. | 14/617,645 | Testbench Generic Interface Monitor | | Cavium, Inc. | 14/675,667 | A Parser Engine Programming Tool For Programmable Network Devices | | Cavium, Inc. | 14/675,674 | A Programmable Integrated Circuit Compiler Having A Front End Parser | | Cavium, Inc. | 14/676,679 | Acm Policer Architecture | | Cavium, Inc. | 14/672,016 | Packet Tracking In A Verification Environment | | Cavium, Inc. | 14/617,699 | Testbench Builder, System, Device And Method Having Agent Loopback<br>Functionality | | Covium Inc | 14/672 025 | Testbench Builder, System, Device And Method Including Latency | | Cavium, Inc. | 14/672,025 | Detection Software Assisted Hardware Configuration For Software Defined Network | | Cavium, Inc. | 14/672,006 | System-On-Chip | | Cavium, Inc. | 14/667,488 | Packet Processor Forwarding Database Cache | | Cavium, Inc. | 14/667,568 | Phantom Queue Link Level Load Balancing System, Method And Device | | Cavium, Inc. | 14/673,807 | A Packet Memory System, Method And Device For Preventing Underrun | | Cavium, Inc. | 14/673,813 | A Packet Processing System, Method And Device To Optimize Packet<br>Buffer Space | | Cavium, Inc. | 14/673,819 | A Packet Processing System, Method And Device Having Reduced Static<br>Power Consumption | | Cavium, Inc. | 14/673,828 | A Packet Processing System, Method And Device Utilizing A Port Client<br>Chain | | Cavium, Inc. | 14/673,835 | A Packet Processing System, Method And Device Utilizing Memory<br>Sharing | | Cavium, Inc. | 14/673,836 | A Control Path Subsystem, Method And Device Utilizing Memory Sharing | | Cavium, Inc. | 14/673,840 | A Datapath Subsystem, Method And Device Utilizing Memory Sharing | | Cavium, Inc. | 14/675,728 | A Barrel Compactor System, Method And Device | |----------------|------------|--------------------------------------------------------------------------------------------------------| | Cavium, mc. | 14/073,726 | Pips: Protocol Independent Programmable Switch (Pips) For Software | | Cavium, Inc. | 15/067,139 | Defined Data Center Networks | | | | A Barrel Compactor System, Method And Device Having Cell | | Cavium, Inc. | 14/675,734 | Combination Logic | | Cavium, Inc. | 14/634,446 | Automated Flip-Flop Insertions In Phusical Design Without Perturbation Of Routing | | Cavitain, inc. | 14/054,440 | Repeater Insertions Providing Reduced Routing Perturbation Caused By | | Cavium, Inc. | 14/664,680 | Flip-Flop Insertions | | | | Method And Apparatus For Bypass Routing Of Multicast Data Packets | | Cavium, Inc. | 14/671,900 | And Avoiding Replication To Reduce Overall Switch Latency | | Cavium, Inc. | 14/675,450 | Method And Apparatus For Using Multiple Linked Memory Lists For Storing Tokens Of Data | | Cavium, Inc. | 14/675,307 | Identirying Inversion Error In Logic Equivalence Check | | Cavium, Inc. | 14/675,356 | Determination Of Flip-Flop Count In Physical Design | | Cavitain, inc. | 14/0/3,330 | Approach For Chip-Level Flop Insertion And Verification Based On Logic | | Cavium, Inc. | 14/675,342 | Interface Definition | | Gigavac, LLC | 14/657,403 | Approach For Logic Signal Rouping And Rtl Geneation Using Xml | | Cavium, Inc. | 12/774,608 | System and Method For Low-Latency Multimedia Streaming | | Cavium, Inc. | 14/042,403 | Protocol Switching Over Multi-Network Interface | | | 1,,012,100 | System and Method For Single Instruction Multiple Data Programmable | | Cavium, Inc. | 14/150,602 | Packet Parsers | | Cavium, Inc. | 14/150,622 | Packet Parsing Engine | | Cavium, Inc. | 14/150,635 | Systems and Method For Distribution Of Packets Among Parsing Clusters | | Cavium, Inc. | 14/150,657 | Systems and Methods For Flexible Packet Classification | | Cavium, Inc. | 14/150,664 | Floating Mask Generation For Network Packet Flow | | | | Systems and Methods for NVME Controller Virtualization to Support | | Cavium, Inc. | 14/279,712 | Multiple Virtual Machines Running On A Host | | Cavium, Inc. | 14/299,739 | Systems and Methods For Cloud-Based Web Services Security Management Based on Hardware Security Module | | Cuvium, inc. | 11/255,735 | Systems and Methods For Enabling Local Caching For Remote Storage | | Cavium, Inc. | 14/317,467 | Devices Over A Network , via NVME Controller | | Cavium, Inc. | 14/331,099 | Network Device, System and Method Having A Rotated Chip Floorplan | | | | Systems and Methods For Improving Data Integrity Using Compressed | | Cavium, Inc. | 14/473,111 | Soft Information | | Cavium, Inc. | 14/493,865 | Apparatus and Method For Improving Data Integrity Using Compressed Soft Information | | Cuvitani, inc. | 11/195,005 | Apparatus and Method for Quantizing Soft Information Using Non-Linear | | Cavium, Inc. | 14/493,897 | LLR Quantization | | | | Apparatus and Method for Quantizing Soft Information Using Linear | | Cavium, Inc. | 14/493,953 | Quantization Systems and Methods For Supporting Migration Of Virtual Machines | | Cavium, Inc. | 14/537,758 | Accessing Remote Storage Devices Over Network Via NVME Controllers | | | | Apparatus and Method For Scalable and Flexible Table Search In A | | Cavium, Inc. | 14/540,868 | Network Switch | | Cavium, Inc. | 14/540,927 | Apparatus and Method For Fast Search Table Update In A Network Switch | | Cavium, Inc. | 14/541,685 | Distributed Interrupt Scheme In A Multi-Processor System | | | | Apparatus and Method For Distributed Instruction Trace In A Processor | | Cavium, Inc. | 14/541,769 | System | | | | Apparatus and Method For Distributed Instruction Trace In A Processor | |--------------|------------|----------------------------------------------------------------------------------------------------------------------------| | Cavium, Inc. | 14/541,841 | System | | Cavium, Inc. | 14/541,917 | Bypass FIFO for Multiple Virtual Channels | | Cavium, Inc. | 14/541,971 | Debug Interface For Multiple CPU Cores | | Cavium, Inc. | 14/542,065 | Distributed Timer Subsystem Across Multiple Devices | | Cavium, Inc. | 14/542,216 | Frequency Division Clock Alignment Using Pattern Selection | | Cavium, Inc. | 14/542,298 | Method and Apparatus For Performing A Weighted Queue Scheduling Using A Set Of Fairness Factors | | Cavium, Inc. | 14/542,350 | Packet Scheduling Using Hierarchical Scheduling Process | | Cavium, Inc. | 14/542,383 | Apparatus and Method For A Multi-Entity Secure Software Transfer | | Cavium, Inc. | 14/542,393 | Packet Scheduling Using Hierarchical Scheduling Process With Priority<br>Propagation | | Cavium, Inc. | 14/542,509 | Management Of An Over-Subscribed Shared Buffer | | Cavium, Inc. | 14/542,528 | Method and System For Improved Load Balancing Of Received Network<br>Traffic | | Cavium, Inc. | 14/577,448 | Network Switching With Layer 2 Switch Coupled Co-Resident Data-Plane<br>And Network Interface Controllers | | Cavium, Inc. | 14/609,164 | Method To Measure Edge-Rate Timing Penalty Of Digital Integrated Circuits | | Cavium, Inc. | 14/616,580 | High Performance Shifter Circuit | | Cavium, Inc. | 14662,012 | Systems and Methods For Secured Hardware Security Module<br>Communication With Web Service Hosts | | Cavium, Inc. | 14667,238 | Systems and Methods For Secured Key Management Via Hardware Security Module For Cloud-Based Web Services | | Cavium, Inc. | 14/675,696 | Algorithm To Achieve Optimal Layout Of Instruction Tables For Programmable Network Devices | | Cavium, Inc. | 14/681,978 | Systems and Methods For Hardware Accelerated Timer Implementation For Openflow Protocol | | Cavium, Inc. | 14/723,858 | Systems and Methods For Secured Backup Of Hardware Security Modules<br>For Cloud-Based Web Services | | Cavium, Inc. | 14/829233 | Systems and Methods For Secured Communication Hardware Security<br>Module And Network-Enabled Devices | | Cavium, Inc. | 14/870675 | Systems and Methods For Allowing Flexible Chip Configuration By External Entity While Maintaining Secured Boot Environment | | Cavium, Inc. | 14/939982 | Systems and Methods for Hardware Accelerated Metering for Openflow Protocol | | Cavium, Inc. | 14/941396 | Systems and Methods For Enabling Local Caching For Remote Storage<br>Devices Over A Network Via NVME Controller | **RECORDED: 08/17/2016**