## PATENT ASSIGNMENT COVER SHEET Electronic Version v1.1 Stylesheet Version v1.2 EPAS ID: PAT6574741 | SUBMISSION TYPE: | NEW ASSIGNMENT | |-----------------------|-------------------| | NATURE OF CONVEYANCE: | SECURITY INTEREST | ### **CONVEYING PARTY DATA** | Name | Execution Date | |--------------------------------|----------------| | WAVE COMPUTING, INC. | 02/26/2021 | | MIPS TECH, LLC | 02/26/2021 | | MIPS TECH, INC. | 02/26/2021 | | HELLOSOFT, INC. | 02/26/2021 | | WAVE COMPUTING (UK) LIMITED | 02/26/2021 | | IMAGINATION TECHNOLOGIES, INC. | 02/26/2021 | | CAUSTIC GRAPHICS, INC. | 02/26/2021 | ## **RECEIVING PARTY DATA** | Name: | WAVE COMPUTING LIQUIDATING TRUST | | | | |-------------------|----------------------------------|--|--|--| | Street Address: | C/O CASTELLAMMARE ADVISORS, LLC | | | | | Internal Address: | 232 QUADRO VECCHIO DRIVE | | | | | City: | PACIFIC PALISADES | | | | | State/Country: | CALIFORNIA | | | | | Postal Code: | 90272 | | | | ## **PROPERTY NUMBERS Total: 195** | Property Type | Number | |----------------|----------| | Patent Number: | 10318296 | | Patent Number: | 10261798 | | Patent Number: | 10318304 | | Patent Number: | 10318172 | | Patent Number: | 7269713 | | Patent Number: | 7337303 | | Patent Number: | 6651156 | | Patent Number: | 8209520 | | Patent Number: | 6523104 | | Patent Number: | 7185183 | | Patent Number: | 7181600 | | Patent Number: | 7552261 | | Patent Number: | 7000095 | PATENT REEL: 055429 FRAME: 0532 506527965 | Property Type | Number | |----------------|---------| | Patent Number: | 8171262 | | Patent Number: | 7634638 | | Patent Number: | 7600100 | | Patent Number: | 8190865 | | Patent Number: | 7644237 | | Patent Number: | 8037253 | | Patent Number: | 7376954 | | Patent Number: | 7321965 | | Patent Number: | 7676660 | | Patent Number: | 7712101 | | Patent Number: | 7594097 | | Patent Number: | 7610473 | | Patent Number: | 8145884 | | Patent Number: | 7694304 | | Patent Number: | 7424599 | | Patent Number: | 7711931 | | Patent Number: | 7594089 | | Patent Number: | 7613904 | | Patent Number: | 7657891 | | Patent Number: | 8151268 | | Patent Number: | 7853777 | | Patent Number: | 7558939 | | Patent Number: | 7925859 | | Patent Number: | 7849297 | | Patent Number: | 8266620 | | Patent Number: | 9032404 | | Patent Number: | 7418585 | | Patent Number: | 7870553 | | Patent Number: | 7836450 | | Patent Number: | 7725689 | | Patent Number: | 7725697 | | Patent Number: | 7730291 | | Patent Number: | 7676664 | | Patent Number: | 9064076 | | Patent Number: | 7774549 | | Patent Number: | 8725950 | | Patent Number: | 7739455 | | Patent Number: | 9348600 | | Property Type | Number | |----------------|---------| | Patent Number: | 9870228 | | Patent Number: | 8560813 | | Patent Number: | 8775875 | | Patent Number: | 9720695 | | Patent Number: | 9612844 | | Patent Number: | 8234455 | | Patent Number: | 9075724 | | Patent Number: | 9703709 | | Patent Number: | 9189241 | | Patent Number: | 8789042 | | Patent Number: | 8239620 | | Patent Number: | 9235510 | | Patent Number: | 9128700 | | Patent Number: | 9436470 | | Patent Number: | 9086906 | | Patent Number: | 8996847 | | Patent Number: | 9727380 | | Patent Number: | 9824003 | | Patent Number: | 9898293 | | Patent Number: | 9658962 | | Patent Number: | 9886212 | | Patent Number: | 9645945 | | Patent Number: | 9304934 | | Patent Number: | 9672039 | | Patent Number: | 9086721 | | Patent Number: | 9606834 | | Patent Number: | 9298467 | | Patent Number: | 9395991 | | Patent Number: | 9910672 | | Patent Number: | 9292450 | | Patent Number: | 9612968 | | Patent Number: | 9858194 | | Patent Number: | 9792123 | | Patent Number: | 9558001 | | Patent Number: | 9652240 | | Patent Number: | 9934039 | | Patent Number: | 9424203 | | Patent Number: | 9361242 | | Property Type | Number | |---------------------|--------------| | Patent Number: | 9720840 | | Patent Number: | 9135067 | | Patent Number: | 9563476 | | Patent Number: | 9940168 | | Patent Number: | 9189412 | | Patent Number: | 9367286 | | Patent Number: | 9740454 | | Patent Number: | 9870225 | | Patent Number: | 9740557 | | Patent Number: | 10423417 | | Patent Number: | 10025527 | | Patent Number: | 9830275 | | PCT Number: | US2018046246 | | Patent Number: | 10437598 | | Patent Number: | 10360038 | | Patent Number: | 10534614 | | Patent Number: | 10379861 | | Patent Number: | 10754778 | | Patent Number: | 10678695 | | Patent Number: | 10001997 | | Patent Number: | 10540179 | | Patent Number: | 10642501 | | Patent Number: | 10048967 | | Patent Number: | 10768930 | | Patent Number: | 10671391 | | Patent Number: | 10108548 | | Patent Number: | 10185665 | | Application Number: | 16865851 | | Patent Number: | 10642527 | | Patent Number: | 10649773 | | Patent Number: | 10664280 | | Patent Number: | 10360037 | | Patent Number: | 10459725 | | Patent Number: | 10372453 | | Patent Number: | 10782977 | | Application Number: | 16119291 | | Application Number: | 16119487 | | Application Number: | 16522429 | | Property Type | Number | |---------------------|-----------| | Application Number: | 16704263 | | PCT Number: | US1964677 | | Application Number: | 16739540 | | PCT Number: | US2013075 | | Application Number: | 16778258 | | Application Number: | 16985307 | | PCT Number: | US1849128 | | Patent Number: | 9024655 | | Patent Number: | 9385715 | | Patent Number: | 8981812 | | Patent Number: | 9203406 | | Patent Number: | 8952727 | | Patent Number: | 9563401 | | Patent Number: | 9933996 | | Patent Number: | 10289382 | | Patent Number: | 10042966 | | Patent Number: | 9257984 | | Patent Number: | 9590629 | | Patent Number: | 10218357 | | Patent Number: | 10374605 | | Patent Number: | 9692419 | | Patent Number: | 10073773 | | Patent Number: | 10437728 | | Application Number: | 15202721 | | Patent Number: | 9960771 | | Patent Number: | 10505704 | | Application Number: | 15941741 | | Patent Number: | 10318691 | | Patent Number: | 9588773 | | Patent Number: | 10203935 | | Patent Number: | 10656911 | | Patent Number: | 10564929 | | Patent Number: | 10374981 | | Patent Number: | 10719470 | | Patent Number: | 10592444 | | Patent Number: | 10452452 | | Patent Number: | 10659396 | | PCT Number: | US1840009 | | Property Type | Number | |---------------------|-----------| | Application Number: | 16051792 | | Application Number: | 16054225 | | PCT Number: | US1845150 | | Application Number: | 16104586 | | PCT Number: | US1846932 | | Application Number: | 16170268 | | Application Number: | 16208928 | | PCT Number: | US1863762 | | Application Number: | 16228882 | | Application Number: | 16208991 | | PCT Number: | US1863782 | | Application Number: | 16174786 | | PCT Number: | US1858162 | | Application Number: | 16234728 | | Application Number: | 16286891 | | Application Number: | 16289814 | | PCT Number: | US1920231 | | Application Number: | 16369134 | | PCT Number: | US1924820 | | Application Number: | 16369079 | | Application Number: | 16423051 | | Application Number: | 16459731 | | Application Number: | 16423050 | | Application Number: | 16502110 | | Application Number: | 16697571 | | Application Number: | 16784363 | | Application Number: | 16835812 | | Application Number: | 16943252 | | Application Number: | 16991080 | | Application Number: | 17035869 | ### **CORRESPONDENCE DATA** Fax Number: (303)899-7333 Correspondence will be sent to the e-mail address first; if that is unsuccessful, it will be sent using a fax number, if provided; if that is unsuccessful, it will be sent via US Mail. Phone: 3038997300 Email: BoxIP@hoganlovells.com **Correspondent Name:** DAVID LONDON, HOGAN LOVELLS US LLP 1601 WEWATTA STREET, SUITE 900 Address Line 1: Address Line 4: DENVER, COLORADO 80202 PATENT REEL: 055429 FRAME: 0537 | ATTORNEY DOCKET NUMBER: | 767747.000001 | |-------------------------|----------------| | NAME OF SUBMITTER: | DAVID L LONDON | | SIGNATURE: | /DLL/ | | DATE SIGNED: | 02/26/2021 | #### **Total Attachments: 18** source=Wave Computing IP Security Agreement Executed#page1.tif source=Wave Computing IP Security Agreement Executed#page2.tif source=Wave Computing IP Security Agreement Executed#page3.tif source=Wave Computing IP Security Agreement Executed#page4.tif source=Wave Computing IP Security Agreement Executed#page5.tif source=Wave Computing IP Security Agreement Executed#page6.tif source=Wave Computing IP Security Agreement Executed#page7.tif source=Wave Computing IP Security Agreement Executed#page8.tif source=Wave Computing IP Security Agreement Executed#page9.tif source=Wave Computing IP Security Agreement Executed#page10.tif source=Wave Computing IP Security Agreement Executed#page11.tif source=Wave Computing IP Security Agreement Executed#page12.tif source=Wave Computing IP Security Agreement Executed#page13.tif source=Wave Computing IP Security Agreement Executed#page14.tif source=Wave Computing IP Security Agreement Executed#page15.tif source=Wave Computing IP Security Agreement Executed#page16.tif source=Wave Computing IP Security Agreement Executed#page17.tif source=Wave Computing IP Security Agreement Executed#page18.tif #### INTELLECTUAL PROPERTY SECURITY AGREEMENT This Intellectual Property Security Agreement is entered into as of the 26th day of February, 2021 by and among WAVE COMPUTING LIQUIDATING TRUST, a Delaware statutory trust (in such capacity, together with its successors and assigns, the "Lender"), WAVE COMPUTING, INC., a Delaware corporation (the "Borrower"), and MIPS TECH, LLC, a Delaware limited liability company ("MIPS"), MIPS TECH, INC., a Delaware corporation ("MIPS Inc."), HELLOSOFT, INC., a Delaware corporation ("HelloSoft"), WAVE COMPUTING (UK) LIMITED, a United Kingdom limited corporation ("Wave UK"), IMAGINATION TECHNOLOGIES, INC., a Delaware corporation ("Imagination") and CAUSTIC GRAPHICS, INC., a Delaware corporation ("Caustic", together with the Borrower, MIPS, MIPS Inc., HelloSoft, Wave UK, Imagination and any other Person that joins this Intellectual Property Security Agreement as a Grantor, each a "Grantor" and collectively, the "Grantors"). ### **RECITALS** - A. The Lender has agreed to make a loan to the Borrower (the "Loan") in the amount and manner set forth in that certain Loan and Security Agreement, by and among the Lender and the Grantors to be dated on or about the date hereof (as the same may be amended, modified or supplemented from time to time, the "Loan Agreement"; capitalized terms used herein are used as defined in the Loan Agreement). The Lender is willing to make the Loan to the Borrower, but only upon the condition, among others, that the Grantors shall grant to the Lender a security interest in certain Copyrights, Trademarks and Patents to secure the obligations of the Grantors under the Loan Agreement. - B. Pursuant to the terms of the Loan Agreement, each Grantor has granted to the Lender a security interest in all of such Grantor's right, title and interest, whether presently existing or hereafter acquired, in, to and under all of the Collateral. NOW, THEREFORE, for good and valuable consideration, receipt of which is hereby acknowledged, and intending to be legally bound, as collateral security for the prompt and complete payment when due of its obligations under the Loan Agreement, each Grantor hereby represents, warrants, covenants and agrees as follows: #### **AGREEMENT** - 1. To secure its obligations under the Loan Agreement, each Grantor hereby grants and pledges to the Lender a continuing security interest in all of such Grantor's right, title and interest in, to and under all of its now owned, held or existing and hereafter owned, held, acquired or arising intellectual property (all of which shall collectively be called the "Intellectual Property Collateral"), including, without limitation, the following: - (a) Any and all United States copyright applications and copyright registrations including those set forth on Exhibit A attached hereto, as such Exhibit may be amended, modified or supplemented from time to time, and all amendments, extensions and renewals of the foregoing (collectively, the "Copyrights"); - (b) Any and all United States issued patents and patent applications including those set forth on Exhibit B attached hereto, as such Exhibit may be amended, modified or supplemented from time to time, and including, without limitation, all improvements, divisions, continuations, renewals, reissues, extensions and continuations-in-part of the foregoing (collectively, the "Patents"); - (c) Any and all United States trademark and service mark applications and registrations, and the entire goodwill of the business of such Grantor connected with and symbolized by such trademarks and service marks including those set forth on Exhibit C attached hereto, as such Exhibit may be amended, modified or supplemented from time to time, and all amendments, extensions and renewals of the foregoing (collectively, the "Trademarks"); - (d) Any and all claims for damages by way of past, present and future infringements of any of the rights included above, with the right, but not the obligation, to sue for and collect such damages for said use or infringement of the intellectual property rights identified above; and - (e) All income, royalties, proceeds and products of the foregoing, including without limitation all payments under insurance or any indemnity or warranty payable in respect of any of the foregoing; <u>provided that</u>, notwithstanding anything herein to the contrary, in no event shall the Intellectual Property Collateral include and the Grantor shall not be deemed to have granted a Lien in, any of its right, title or interest in any property if, and solely for the duration of any period that, the grant of such Lien shall constitute or result in the abandonment of, invalidation of or rendering unenforceable any of its right, title or interest therein. - 2. This security interest is granted in conjunction with the security interest granted to the Lender under the Loan Agreement. The rights and remedies of the Lender with respect to the security interest granted hereby are in addition to those set forth in the Loan Agreement and the other Loan Documents, and those which are now or hereafter available to the Lender as a matter of law or equity. The rights and remedies of the Lender with respect to the security interest granted herein are without prejudice to and are in addition to those set forth in the Security Agreement and the other Loan Documents, all terms and provisions of which are incorporated herein by reference. In the event that any provisions of this Intellectual Property Security Agreement are deemed to conflict with the Loan Agreement, the provisions of the Loan Agreement shall govern. - 3. THIS INTELLECTUAL PROPERTY SECURITY AGREEMENT AND ALL DISPUTES AND OTHER MATTERS RELATING HERETO OR THERETO OR ARISING THEREFROM (WHETHER SOUNDING IN CONTRACT LAW, TORT LAW OR OTHERWISE), SHALL BE GOVERNED BY, AND SHALL BE CONSTRUED AND ENFORCED IN ACCORDANCE WITH, THE LAWS OF THE STATE OF CALIFORNIA, WITHOUT REGARD TO CONFLICTS OF LAWS PRINCIPLES. - 4. TO THE FULLEST EXTENT PERMITTED BY APPLICABLE LAW, EACH GRANTOR AND THE LENDER WAIVE THEIR RESPECTIVE RIGHT TO A JURY TRIAL OF ANY CLAIM OR CAUSE OF ACTION ARISING OUT OF OR BASED UPON THIS INTELLECTUAL PROPERTY SECURITY AGREEMENT, THE LOAN DOCUMENTS OR ANY CONTEMPLATED TRANSACTION, INCLUDING CONTRACT, TORT, BREACH OF DUTY AND ALL OTHER CLAIMS. THIS WAIVER IS A MATERIAL INDUCEMENT FOR EACH PARTY TO ENTER INTO THIS INTELLECTUAL PROPERTY SECURITY AGREEMENT. EACH PARTY HAS REVIEWED THIS WAIVER WITH ITS COUNSEL. - WITHOUT INTENDING IN ANY WAY TO LIMIT THE PARTIES' AGREEMENT TO WAIVE THEIR RESPECTIVE RIGHT TO A TRIAL BY JURY, if the above waiver of the right to a trial by jury is not enforceable, the parties hereto agree that any and all disputes or controversies of any nature between them arising at any time shall be decided by a reference to a private judge, mutually selected by the parties (or, if they cannot agree, by the Presiding Judge of the Santa Clara County, California Superior Court) appointed in accordance with California Code of Civil Procedure Section 638 (or pursuant to comparable provisions of federal law if the dispute falls within the exclusive jurisdiction of the federal courts), sitting without a jury, in Santa Clara County, California; and the parties hereby submit to the jurisdiction of such court. The reference proceedings shall be conducted pursuant to and in accordance with the provisions of California Code of Civil Procedure Sections 638 through 645.1, inclusive. The private judge shall have the power, among others, to grant provisional relief, including without limitation, entering temporary restraining orders, issuing preliminary and permanent injunctions and appointing receivers. All such proceedings shall be closed to the public and confidential and all records relating thereto shall be permanently sealed. If during the course of any dispute, a party desires to seek provisional relief, but a judge has not been appointed at that point pursuant to the judicial reference procedures, then such party may apply to the Santa Clara County, California Superior Court for such relief. The proceeding before the private judge shall be conducted in the same manner as it would be before a court under the rules of evidence applicable to judicial proceedings. The parties shall be entitled to discovery which shall be conducted in the same manner as it would be before a court under the rules of discovery applicable to judicial proceedings. The private judge shall oversee discovery and may enforce all discovery rules and orders applicable to judicial proceedings in the same manner as a trial court judge. The parties agree that the selected or appointed private judge shall have the power to decide all issues in the action or proceeding, whether of fact or of law, and shall report a statement of decision thereon pursuant to California Code of Civil Procedure Section 644(a). Nothing in this paragraph shall limit the right of any party at any time to exercise self-help remedies, foreclose against collateral, or obtain provisional remedies. The private judge shall also determine all issues relating to the applicability, interpretation, and enforceability of this paragraph. This Section 4 shall survive the termination of this Intellectual Property Security Agreement. - 6. The provisions of the Loan Agreement regarding jurisdiction, and venue are incorporated herein and shall govern this Intellectual Property Security Agreement. This Intellectual Property Security Agreement shall inure to the benefit of the Lender and its successors and assigns, and shall be binding upon each Grantor and its successors and assigns. - 7. This Intellectual Property Security Agreement may be signed in any number of counterparts, each of which shall be deemed an original and all of which when taken together shall constitute one and the same instrument. Delivery of an executed counterpart of this Intellectual Property Security Agreement by facsimile or by electronic mail delivery of an electronic version (e.g., .pdf or .tif file) of an executed signature page shall be effective as delivery of an original executed counterpart hereof and shall bind the parties hereto. [Signature page follows] \\LA - 767747/000001 - 2084048 v9 IN WITNESS WHEREOF, the parties have caused this Intellectual Property Security Agreement to be duly executed by their respective officers thereunto duly authorized as of the first date written above. #### **GRANTORS:** WAVE COMPUTING, INC., as a Grantor By: Desi Baratao Name: Desi Banatao Title: President, Secretary and Treasurer MIPS TECH, INC., as a Grantor D. Desi Banatao Name: Desi Banatao Title: President, Secretary and Treasurer HELLOSOFT, INC., as a Grantor Docusigned by: Desi Bahata Name: Desi Banatao Title: President, Secretary and Treasurer IMAGINATION TECHNOLOGIES, INC., as a Grantor Desi Banatao DocuSigned by: Name: Desi Banatao Title: President, Secretary and Treasurer CAUSTIC GRAPHICS, INC., as a Grantor By. Desi Banatao DocuSigned by: Name: Desi Banatao Title: President, Secretary and Treasurer MIPS TECH, LLC, as a Grantor De G Bala ata Name: Desi Banatao Title: President, Secretary and Treasurer $WAVE\ COMPUTING\ (UK)\ LIMITED,$ as a Grantor DocuSigned by: By: Desi Banatao Name: Desi Banatao Title: Authorized Signatory ## LENDER: WAVE COMPUTING LIQUIDATING TRUST, as the Lender Bro Must A. Kala Name: Robert A. Kors Title: Trust Manager [Signature Page Intellectual Property Security Agreement] # EXHIBIT A Copyrights NONE Ex. A-1 # EXHIBIT B ## Patents | Title | Owner | Application No. | Registration /<br>Application<br>Date | Registration<br>No. or<br>Publication<br>No. | |------------------------------------------------------------------------------------------|----------------|-----------------|---------------------------------------|----------------------------------------------| | MULTI-THREADED DATA PROCESSING SYSTEM | MIPS TECH, LLC | 15/467073 | 3/23/2017 | 10,318,296 | | INDIRECT BRANCH PREDICTION | MIPS TECH, LLC | 15/707059 | 9/18/2017 | 10,261,798 | | CONDITIONAL BRANCH PREDICTION USING A LONG HISTORY | MIPS TECH, LLC | 14/809187 | 7/25/2015 | 10,318,304 | | CACHE OPERATION IN A MULTI-<br>THREADED PROCESSOR | MIPS TECH, LLC | 14/873027 | 10/1/2015 | 10,318,172 | | CONTROL OF PRIORITY AND<br>INSTRUCTION RATES ON A<br>MULTITHREADED PROCESSOR | MIPS TECH, LLC | 10/468434 | 9/11/2007 | 7269713 | | CONTROL OF PRIORITY AND INSTRUCTION RATES ON A MULTITHREADED PROCESSOR | MIPS TECH, LLC | 11/524822 | 2/26/2008 | 7337303 | | MECHANISM FOR EXTENDING PROPERTIES OF VIRTUAL MEMORY PAGES MAPPED BY A TLB | MIPS TECH, LLC | 09/822783 | 11/18/2003 | 6651156 | | EXPANDED FUNCTIONALITY OF PROCESSOR OPERATIONS WITHIN A FIXED WIDTH INSTRUCTION ENCODING | MIPS TECH, LLC | 11/725631 | 6/26/2012 | 8209520 | | MECHANISM FOR PROGRAMMABLE<br>MODIFICATION OF MEMORY MAPPING<br>GRANULARITY | MIPS TECH, LLC | 09/905180 | 2/18/2003 | 6523104 | | ATOMIC UPDATE OF CPO STATE | MIPS TECH, LLC | 09/921400 | 2/27/2007 | 7185183 | | READ-ONLY ACCESS TO CPO<br>REGISTERS | MIPS TECH, LLC | 09/921377 | 2/20/2007 | 7181600 | | CONFIGURABLE PRIORITIZATION OF CORE GENERATED INTERRUPTS | MIPS TECH, LLC | 09/977089 | 6/23/2009 | 7552261 | | METHOD AND APPARATUS FOR<br>CLEARING HAZARDS USING JUMP<br>INSTRUCTIONS | MIPS TECH, LLC | 10/238993 | 2/14/2006 | 7000095 | | METHOD AND APPARATUS FOR<br>CLEARING HAZARDS USING JUMP<br>INSTRUCTIONS | MIPS TECH, LLC | 11/284069 | 5/1/2012 | 8171262 | | INSTRUCTION ENCODING FOR SYSTEM REGISTER BIT SET AND CLEAR | MIPS TECH, LLC | 10/279210 | 12/15/2009 | 7634638 | | INSTRUCTION ENCODING FOR SYSTEM REGISTER BIT SET AND CLEAR | MIPS TECH LLC | 11/567290 | 10/6/2009 | 7600100 | | INSTRUCTION ENCODING FOR SYSTEM REGISTER BIT SET AND CLEAR | MIPS TECH LLC | 12/576942 | 5/29/2012 | 8190865 | | LATENCY INDEPENDENT COHERENCE PROTOCOL | MIPS TECH LLC | 10/783960 | 1/5/2010 | 7644237 | | METHOD AND APPARATUS FOR<br>GLOBAL ORDERING TO INSURE<br>LATENCY INDEPENDENT COHERENCE | MIPS TECH LLC | 12/557421 | 10/11/2011 | 8037253 | | | | | 1 | | |-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|--------------------------------------------------| | MECHANISM FOR ASSURING QUALITY | | | | | | OF SERVICE FOR PROGRAMS | MIPS TECH LLC | 10/684350 | 5/20/2008 | 7376954 | | EXECUTING ON A MULTITHREAD | MIFS ILCITLLE | 10/004330 | 3/20/2000 | 7370754 | | PROCESSOR | | | | | | INTEGRATED MECHANISM FOR | | | | | | SUSPENSION AND DEALLOCATION OF | MIPS TECH LLC | 10/929342 | 1/22/2008 | 7321965 | | COMPUTATIONAL THREADS OF | MIPS TECH LLC | 10/929342 | 1/22/2006 | 7321903 | | EXECUTION IN A PROCESSOR | | | | | | SYSTEM, METHOD, AND COMPUTER | | | | | | PROGRAM PRODUCT FOR | MIDG TOTAL C | 11/040602 | 2/0/2010 | 7676660 | | CONDITIONALLY SUSPENDING | MIPS TECH LLC | 11/949603 | 3/9/2010 | /0/0000 | | ISSUING INSTRUCTION OF A THREAD | | | | | | METHOD AND APPARATUS FOR | | | | | | DYNAMIC ALLOCATION OF | NAMES AND COLUMN OF THE | 10/040050 | 5/4/2010 | 7712101 | | RESOURCES TO EXECUTING THREADS | MIPS TECH LLC | 10/949958 | 5/4/2010 | 7712101 | | IN A MULTI-THREADED PROCESSOR | | | | | | MICROPROCESSOR OUTPUT PORTS | | | | | | AND CONTROL OF INSTRUCTIONS | MIPS TECH LLC | 11/632567 | 9/22/2009 | 7594097 | | PROVIDED THEREFROM | | | | | | APPARATUS, METHOD AND | | | | | | INSTRUCTION FOR INITIATION OF | | | | | | CONCURRENT INSTRUCTION STREAMS | MIPS TECH LLC | 10/928746 | 10/27/2009 | 7610473 | | IN A MULTITHREADING | MIN 5 TECH EEC | | | | | MICROPROCESSOR | | | | | | APPARATUS, METHOD AND | | | | | | INSTRUCTION FOR INITIATION OF | | | | | | CONCURRENT INSTRUCTION STREAMS | MIPS TECH LLC | 12/605201 | 3/27/2012 | 8145884 | | IN A MULTITHREADING | MII 3 ILCII LLC | 12/003201 | 3/2//2012 | 0113001 | | MICROPROCESSOR | | | | | | MECHANISMS FOR DYNAMIC | | | | | | CONFIGURATION OF VIRTUAL | MIPS TECH LLC | 10/929102 | 4/6/2010 | 7694304 | | PROCESSOR RESOURCES | MILS TECHTELE | 10/525102 | 170/2010 | 703-1301 | | APPARATUS, METHOD AND | | | | | | INSTRUCTION FOR SOFTWARE | | | | | | MANAGEMENT OF MULTIPLE | MIPS TECH LLC | 10/929097 | 9/9/2008 | 7424599 | | COMPUTATIONAL CONTEXTS IN A | MIPS TECH LLC | 10/929097 | 91912000 | 1727377 | | MULTITHREADED MICROPROCESSOR | | | | | | SYNCHRONIZED STORAGE PROVIDING | | | | | | MULTIPLE SYNCHRONIZATION | MIDO TECHLI C | 10/954988 | 5/4/2010 | 7711931 | | SEMANTICS | MIPS TECH LLC | 10/934900 | 3/4/2010 | //11931 | | SMART MEMORY BASED | | + | | | | SYNCHRONIZATION CONTROLLER FOR | | | | | | A MULTITHREADED MICROPROCESSOR | MIPS TECH LLC | 10/955231 | 9/22/2009 | 7594089 | | SOC SOC | | | | | | INTERFACING EXTERNAL THREAD | | + | 1 | | | PRIORITIZING POLICY ENFORCING | | | | | | LOGIC WITH CUSTOMER MODIFIABLE | MIDS TECH LLC | 11/051997 | 11/3/2009 | 7613904 | | REGISTER TO PROCESSOR INTERNAL | MIPS TECH LLC | 11/051997 | 11/3/4009 | /013704 | | | | | | | | SCHEDULER MULTITHE A DING MICHOPROCESSOR | | + | + | <del> </del> | | MULTITHREADING MICROPROCESSOR | | | | | | WITH OPTIMIZED THREAD SCHEDULER | MIPS TECH LLC | 11/051979 | 2/2/2010 | 7657891 | | FOR INCREASING PIPELINE | | | | | | UTILIZATION EFFICIENCY | | + | | | | MULTITHREADING MICROPROCESSOR | | | | | | WITH OPTIMIZED THREAD SCHEDULER | MIPS TECH LLC | 12/684564 | 4/3/2012 | 8151268 | | FOR INCREASING PIPELINE | | | | | | UTILIZATION EFFICIENCY | | | | | | INSTRUCTION/SKID BUFFERS IN A MULTITHREADING MICROPROCESSOR THAT STORE DISPATCHED MIPS TECH LLC 11/051978 12/14/2010 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 7853777 | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------------|------------|-----------------|---------| | THAT STORE DISPATCHED INSTRUCTIONS TO AVOID RESERVENCES OR PURPORTED BY A STATE OF THE ETCHING PLUSHED INSTRUCTIONS THREE TIERED TRANSLATION AMULTITHREADING MICROPROCESSOR THREE-TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR MIPS TECH LLC 11/075041 7/7/2009 7558939 THREE-TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR MIPS TECH LLC 12/495375 4/12/2011 7925859 MIPS TECH LLC 11/313272 12/7/2010 7849297 PROCESSOR SYMMETRIC MULTIPROCESSOR MIPS TECH LLC 11/313272 12/7/2010 7849297 PRECEDITOR ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS THREAD CONTEXTS THREAD CONTEXTS THREAD CONTEXTS THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR | | | | | | | INSTRUCTIONS TO AVOID RE- FETCHING FLUSHED INSTRUCTIONS THREE TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR THREE-TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR THREE-TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR SOFI WAKE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SOFI WAKE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS PREEMPTIVE MULTITASKING EMPLOYING SOFI WARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM POR EXECUTION ON NON-INDE | | MIDS TECH LLC | 11/051978 | 12/14/2010 | 7853777 | | THREE TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR THREE-TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR THREE-TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SYMMETRIC MULTIPROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYM | | MIFS TECH LLC | 11/031770 | 12/14/2010 | 1033111 | | THREE TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHERADING MICROPROCESSOR THREE-TIERED TRANSLATION LOOKASIDE BUFFER HIERARCHY IN A MULTITHERADING MICROPROCESSOR SOFIWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHERADING MICROPROCESSOR SOFIWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHERADING MICROPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION OF DIRECTED EXCEPTIONS IN A MULTITHERADING PROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONT | | | | | | | LOOKASIDE BUITER HIERARCHY IN A MULTITHREADING MICROPROCESSOR THREE-TIERED TRANSLATION LOOKASIDE BUITER HIERARCHY IN A MIPS TECH LLC LOCASIDE BUITER HIERARCHY IN A MULTITHREADING MICROPROCESSOR SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR | | | | | | | MULTITHREADING MICROPROCESSOR THREE-TIERED TRANSLATION MIPS TECH LLC 12/495375 4/12/2011 7925859 MIPS TECH LLC 12/495375 4/12/2011 7925859 MIPS TECH LLC 12/495375 4/12/2011 7925859 MIPS TECH LLC 11/313272 12/7/2010 7849297 PROCESSOR MIPS TECH LLC 11/313272 12/7/2010 7849297 PROCESSOR MIPS TECH LLC 12/911901 9/11/2012 8266620 MIPS TECH LLC 12/911901 9/11/2012 8266620 MIPS TECH LLC 11/313296 5/12/2015 9032404 MIPS TECH LLC 11/313296 5/12/2015 9032404 MIPS TECH LLC 11/313296 5/12/2015 9032404 MIPS TECH LLC 11/330914 8/26/2008 7418585 MIPS TECH LLC 11/330914 8/26/2008 7418585 MIPS TECH LLC 11/330914 8/26/2008 7418585 MIPS TECH LLC 11/330916 11/330915 MIP | | | | | | | THREE-TIERED TRANSLATION | | MIPS TECH LLC | 11/075041 | 7/7/2009 | 7558939 | | LOGKASIDE BUFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION O | MULTITHREADING MICROPROCESSOR | | | | | | LOGKASIDE BUFER HIERARCHY IN A MULTITHREADING MICROPROCESSOR SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION O | THREE-TIERED TRANSLATION | | | | | | MULTITHREADING MICROPROCESSOR SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTITAKING EMPLOYING SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING S | | MIPS TECH LLC | 12/495375 | 4/12/2011 | 7925859 | | EXCEPTIONS IN A MULTITHREADING PROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS 12/911901 9/11/2012 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 826620 | MULTITHREADING MICROPROCESSOR | | | | | | EXCEPTIONS IN A MULTITHREADING PROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON FOR INDIVIDUAL PROCESSOR EMPLOYING SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC | SOFTWARE EMULATION OF DIRECTED | | | | | | SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS PREEMPTIVE MULTITASKING EMPLOYING SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT | EXCEPTIONS IN A MULTITHREADING | MIPS TECH LLC | 11/313272 | 12/7/2010 | 7849297 | | OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS PREEMPTIVE MULTITASKING EMPLOYING SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATION OF MIPS TECH LLC 11/615965 3/9/2010 7725689 MIPS TECH LLC 11/615964 6/1/2010 7725697 7725697 MIPS TECH LLC 11/615965 3/9/2010 7676664 MIPS TECH LLC 11/615965 9/9/2010 7676664 | PROCESSOR | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS CONTEX | SYMMETRIC MULTIPROCESSOR | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS PREEMPTIVE MULTITASKING EMPLOYING SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THEAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THEAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATION OF THE TOTAL | OPERATING SYSTEM FOR EXECUTION | NAMES AND A STREET OF THE CO. | 12/01/1001 | 0/11/2012 | 0266620 | | PREEMPTIVE MULTITASKING EMPLOYING SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATION OF HIGH WEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATION OF HIGH WEIGHT THREAD CONTEXTS SYMETRIC MULTIPROCESSOR OPERATION OF HIGH WEIGHT THREAD C | ON NON-INDEPENDENT LIGHTWEIGHT | MIPS TECH LLC | 12/911901 | 9/11/2012 | 8200020 | | EMPLOYING SOFTWARE EMULATION OF DIRECTED EXCEPTIONS IN A MULTIPROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATION OF TOTAL TRANSPORT TRANSPOR | THREAD CONTEXTS | | | | | | OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON ON THE STANDARD SYSTEM FOR EXECUTION ON THE STANDARD SYSTEM FOR EXECUTION ON THE | PREEMPTIVE MULTITASKING | | | | | | OF DIRECTED EXCEPTIONS IN A MULTITHREADING PROCESSOR SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE HORIZONTALLY-SHARED CACHE | EMPLOYING SOFTWARE EMULATION | MIDG TEGHT I G | 11/212206 | 5/12/2015 | 0022404 | | SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDEDT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION ON NON-INDEPENDENT LIGHTWEIGHT THEAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | OF DIRECTED EXCEPTIONS IN A | MIPS TECH LLC | 11/313290 | 3/12/2013 | 9032404 | | OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | MULTITHREADING PROCESSOR | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | SYMMETRIC MULTIPROCESSOR | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | OPERATING SYSTEM FOR EXECUTION | MIDS TECH LLC | 11/330014 | 8/26/2008 | 7/18585 | | SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS MIPS TECH LLC 11/615965 3/9/2010 7676664 MIPS TECH LLC 11/615965 3/9/2010 7676664 MIPS TECH LLC 11/388484 6/23/2015 9064076 PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | ON NON-INDEPENDENT LIGHTWEIGHT | MIPS TECH LLC | 11/330914 | 0/20/2008 | 7416363 | | OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS WIPS TECH LLC 11/615965 3/9/2010 7676664 MIPS TECH LLC 11/615965 3/9/2010 7676664 MIPS TECH LLC 11/388484 6/23/2015 9064076 PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | MIPS TECH LLC | 11/330916 | 1/11/2011 | 7870553 | | SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | WIII 5 TECHT EEC | 11,250,10 | 1,11,2011 | 7070333 | | OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | | | | | | THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | MIPS TECH LLC | 11/330915 | 11/16/2010 | 7836450 | | SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | | | | | | OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615963 5/25/2010 7725697 7725697 7725697 7725697 7730291 7730291 7730291 7730291 7730291 | | | | | | | THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615963 5/25/2010 7725697 7730291 7730291 7730291 7730291 11/615965 3/9/2010 7676664 11/388484 6/23/2015 9064076 | | MIPS TECH LLC | 11/615960 | 5/25/2010 | 7725689 | | SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615963 5/25/2010 7725697 7725697 7730291 11/615964 6/1/2010 7730291 7676664 11/615965 3/9/2010 7676664 | | | | | | | OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615963 5/25/2010 7725697 7725697 11/615964 6/1/2010 7730291 7730291 7730291 7730291 11/615965 3/9/2010 7676664 | | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615963 5/25/2010 7725697 7725697 7725697 11/615963 5/25/2010 7730291 7730291 7730291 7730291 7730291 7730291 7730291 7730291 7730291 7730291 | | | | | | | THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615964 6/1/2010 7730291 7730291 7676664 11/615965 3/9/2010 7676664 11/388484 6/23/2015 9064076 | | MIPS TECH LLC | 11/615963 | 5/25/2010 | 7725697 | | SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS WIPS TECH LLC 11/615964 6/1/2010 7730291 11/615964 6/1/2010 7730291 7676664 MIPS TECH LLC 11/615965 3/9/2010 7676664 11/388484 6/23/2015 9064076 PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | | | | | | OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615964 6/1/2010 7730291 11/615965 3/9/2010 7676664 11/388484 6/23/2015 9064076 | | | | | + | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615964 6/1/2010 7/30291 11/615965 3/9/2010 7676664 11/615965 11/615965 3/9/2010 7676664 | | | | | | | THREAD CONTEXTS SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615965 3/9/2010 7676664 11/615965 3/9/2010 7676664 11/388484 6/23/2015 9064076 | | MIPS TECH LLC | 11/615964 | 6/1/2010 | 7730291 | | SYMMETRIC MULTIPROCESSOR OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615965 3/9/2010 7676664 11/615965 3/9/2010 7676664 11/615965 11/388484 6/23/2015 | | | | | | | OPERATING SYSTEM FOR EXECUTION ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615965 3/9/2010 7676664 11/615965 11/388484 6/23/2015 9064076 | | | | | | | ON NON-INDEPENDENT LIGHTWEIGHT THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/615965 3/9/2010 76/6664 11/615965 3/9/2010 76/6664 11/615965 3/9/2010 76/6664 | | | 11,721 | 2 (2 (2 2 ) : 7 | | | THREAD CONTEXTS USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE HORIZONTALLY-SHARED CACHE HORIZONTALLY-SHARED CACHE HORIZONTALLY-SHARED CACHE HORIZONTALLY-SHARED CACHE | | MIPS TECH LLC | 11/615965 | 3/9/2010 | 7676664 | | USER INTERFACE FOR FACILITATION OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/388484 6/23/2015 9064076 | | | | | | | OF HIGH LEVEL GENERATION OF PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE MIPS TECH LLC 11/388484 6/23/2015 9064076 | | | | | | | PROCESSOR EXTENSIONS HORIZONTALLY-SHARED CACHE | | MIPS TECH LLC | 11/388484 | 6/23/2015 | 9064076 | | HORIZONTALLY-SHARED CACHE | | | | | | | | | | | | | | | | MIPS TECH LLC | 11/681610 | 8/10/2010 | 7774549 | | PROCESSORS | | | | | | | HODIZONEALLY CHARED CACHE | | | | | |---------------------------------------|-------------------------|-------------|----------------|----------| | HORIZONTALLY-SHARED CACHE | MIDG TECHLIC | 13/030056 | 5/12/2014 | 8725950 | | VICTIMS IN MULTIPLE CORE PROCESSORS | MIPS TECH LLC | 12/828056 | 5/13/2014 | 8723930 | | AVOIDING LIVELOCK USING A CACHE | | | | | | MANAGER IN MULTIPLE CORE | MIDO TECHLI C | 11/767247 | 6/15/2010 | 7739455 | | PROCESSORS | MIPS TECH LLC | 11//0/24/ | 0/13/2010 | 1139433 | | | | | | | | PRIORITISING OF INSTRUCTION | | 12/222012 | 5 /2 / /2 O1 C | 0240600 | | FETCHING IN MICROPROCESSOR | MIPS TECH LLC | 12/322942 | 5/24/2016 | 9348600 | | SYSTEMS | | | | | | PRIORITISING OF INSTRUCTION | | | | | | FETCHING IN MICROPROCESSOR | MIPS TECH LLC | 15/134510 | 1/16/2018 | 9870228 | | SYSTEMS | | | | | | PIPELINE PROCESSORS | MIPS TECH LLC | 12/383118 | 10/15/2013 | 8560813 | | SYSTEM FOR PROVIDING TRACE DATA | | | | | | IN A DATA PROCESSOR HAVING A | MIDG TECHLIC | 12/207152 | 7/8/2014 | 0775075 | | | MIPS TECH LLC | 12/387152 | //8/2014 | 8775875 | | PIPELINED ARCHITECTURE | | | | | | SYSTEM FOR PROVIDING TRACE DATA | | 1.4/07/1007 | 0/1/2017 | 0720605 | | IN A DATA PROCESSOR HAVING A | MIPS TECH LLC | 14/271886 | 8/1/2017 | 9720695 | | PIPELINED ARCHITECTURE | | | | | | MULTI-THREADED DATA PROCESSING | MIPS TECH LLC | 13/138176 | 4/4/2017 | 9612844 | | SYSTEM | WIII S TECHT EEC | 13/130170 | 17 17 2017 | 7012011 | | METHOD AND APPARATUS FOR | MIPS TECH LLC | 12/586649 | 7/31/2012 | 8234455 | | ENSURING DATA CACHE COHERENCY | MIFS TECH LLC | 12/3000+9 | 773172012 | 023-133 | | METHOD AND APPARATUS FOR | MIDS TECHLIC | 13/555894 | 7/7/2015 | 9075724 | | ENSURING DATA CACHE COHERENCY | MIPS TECH LLC | 13/333694 | 11112013 | 9073724 | | METHOD AND APPARATUS FOR | A FIDE TO CHAIL C | 14/701600 | 7/11/2017 | 0702700 | | ENSURING DATA CACHE COHERENCY | MIPS TECH LLC | 14/791699 | 7/11/2017 | 9703709 | | METHOD AND APPARATUS FOR | | | | | | SCHEDULING THE ISSUE OF | | 12/50/550 | 11/17/2017 | 0100041 | | INSTRUCTIONS IN A MULTITHREADED | MIPS TECH LLC | 12/584759 | 11/17/2015 | 9189241 | | MICROPROCESSOR | | | | | | MICROPROCESSOR SYSTEM FOR | | | | | | VIRTUAL MACHINE EXECUTION | MIPS TECH LLC | 12/891530 | 7/22/2014 | 8789042 | | MICROPROCESSOR WITH DUAL-LEVEL | | | | | | ADDRESS TRANSLATION | MIPS TECH LLC | 12/891503 | 8/7/2012 | 8239620 | | PROCESSOR WITH KERNEL-MODE | | | | | | ACCESS TO USER SPACE VIRTUAL | MIDG TECHLIC | 13/683875 | 1/12/2016 | 9235510 | | ADDRESSES | MIPS TECH LLC | 13/003073 | 1/12/2010 | 9233310 | | | | | | | | RESTORING A REGISTER RENAMING | MIPS TECH LLC | 13/563025 | 9/8/2015 | 9128700 | | MAP | 11111 2 1 2 2 1 1 2 2 2 | | | | | RESTORING A REGISTER RENAMING | MIPS TECH LLC | 14/816651 | 9/6/2016 | 9436470 | | MAP | | | | | | APPARATUS AND METHOD FOR GUEST | | | | | | AND ROOT REGISTER SHARING IN A | MIPS TECH LLC | 13/436654 | 7/21/2015 | 9086906 | | VIRTUAL MACHINE | | | | | | GLOBAL REGISTER PROTECTION IN A | MIPS TECH LLC | 13/780115 | 3/31/2015 | 8996847 | | MULTI-THREADED PROCESSOR | MILOTECHELC | 13//00113 | 3/31/2013 | 07700-T/ | | GLOBAL REGISTER PROTECTION IN A | MIDS TECHTIC | 14/625895 | 8/8/2017 | 9727380 | | MULTI-THREADED PROCESSOR | MIPS TECH LLC | 14/023093 | 0/0/201/ | 3141300 | | DYNAMICALLY RESIZABLE CIRCULAR | A HIDO TELCTICA | 12/07/257 | 11/01/0017 | 0024002 | | BUFFERS | MIPS TECH LLC | 13/964257 | 11/21/2017 | 9824003 | | UNAMBIGUOUS PREFIX INSTRUCTIONS | MIDC TECLL I C | 14/722292 | 2/20/2018 | 9898293 | | | MIPS TECH LLC | 14/14/24 | 2/20/2010 | 7070473 | | | | | | + | | IMPROVED CONTROL OF PRE-FETCH TRAFFIC | MIPS TECH LLC | 14/153223 | 5/23/2017 | 9658962 | | IMPROVED MECHANISM FOR COPYING DATA IN MEMORY | MIPS TECH LLC | 14/169886 | 2/6/2018 | 9886212 | |--------------------------------------------------------|---------------|-------------|------------|---------| | FILL PARTITIONING OF A SHARED | MIPS TECH LLC | 14/153240 | 5/9/2017 | 9645945 | | CACHE REGISTER FILE HAVING A PLURALITY | | 14/153240 | 4/5/2016 | 0204024 | | OF SUB-REGISTER FILES | MIPS TECH LLC | 14/153240 | 4/3/2016 | 9304934 | | REGISTER FILE HAVING A PLURALITY OF SUB-REGISTER FILES | MIPS TECH LLC | 14/157805 | 6/6/2017 | 9672039 | | ALLOCATING RESOURCES TO | | 1.4/0.42002 | 7/21/2015 | 0006721 | | THREADS BASED ON SPECULATION METRIC | MIPS TECH LLC | 14/842983 | 7/21/2015 | 9086721 | | ALLOCATING RESOURCES TO | | | | | | THREADS BASED ON SPECULATION METRIC | MIPS TECH LLC | 14/157764 | 3/28/2017 | 9606834 | | INDIRECT BRANCH PREDICTION | MIPS TECH LLC | 14/754436 | 3/29/2016 | 9298467 | | SPECULATIVE LOAD ISSUE | MIPS TECH LLC | 14/153188 | 7/19/2016 | 9395991 | | SPECULATIVE LOAD ISSUE | MIPS TECH LLC | 14/169601 | 3/6/2018 | 9910672 | | MIGRATION OF DATA TO REGISTER<br>FILE CACHE | MIPS TECH LLC | 14/189719 | 3/22/2016 | 9292450 | | MIGRATION OF DATA TO REGISTER | MIPS TECH LLC | 15/019132 | 4/4/2017 | 9612968 | | FILE CACHE | MIPS TECH LLC | 13/019132 | 4/4/2017 | 9012908 | | MIGRATION OF DATA TO REGISTER FILE CACHE | MIPS TECH LLC | 15/438000 | 1/2/2018 | 9858194 | | INDIRECT BRANCH PREDICTION | MIPS TECH LLC | 14/169771 | 10/17/2017 | 9792123 | | PRIORITIZING INSTRUCTIONS BASED ON TYPE | MIPS TECH LLC | 14/340932 | 1/31/2017 | 9558001 | | STACK POINTER VALUE PREDICTION | MIPS TECH LLC | 14/596407 | 5/16/2017 | 9652240 | | STACK SAVED VARIABLE VALUE PREDICTION | MIPS TECH LLC | 14/598415 | 4/3/2018 | 9934039 | | AN IMPROVED RETURN STACK BUFFER | MIPS TECH LLC | 14/608745 | 8/23/2016 | 9424203 | | AN IMPROVED RETURN STACK BUFFER | MIPS TECH LLC | 14/608630 | 6/7/2016 | 9361242 | | WAY LOOKAHEAD | MIPS TECH LLC | 13/781319 | 8/1/2017 | 9720840 | | RESOURCE SHARING USING PROCESS DELAY | MIPS TECH LLC | 13/780197 | 9/15/2015 | 9135067 | | RESOURCE SHARING USING PROCESS DELAY | MIPS TECH LLC | 14/837109 | 2/7/2017 | 9563476 | | RESOURCE SHARING USING PROCESS DELAY | MIPS TECH LLC | 15/404743 | 4/10/2018 | 9940168 | | APPARATUS AND METHOD FOR | | 12/700112 | 11/17/0017 | 0100412 | | OPERATING A PROCESSOR WITH AN OPERATION CACHE | MIPS TECH LLC | 13/789443 | 11/17/2015 | 9189412 | | CROSSING PIPELINED DATA BETWEEN | | | | | | CIRCUITRY IN DIFFERENT CLOCK DOMAINS | MIPS TECH LLC | 14/451279 | 6/14/2016 | 9367286 | | CROSSING PIPELINED DATA BETWEEN | | 1.2 | | | | CIRCUITRY IN DIFFERENT CLOCK DOMAINS | MIPS TECH LLC | 15/150177 | 8/22/2017 | 9740454 | | PROCESSOR WITH VIRTUALIZED | | | | | | INSTRUCTION SET ARCHITECTURE & METHODS | MIPS TECH LLC | 14/572186 | 1/16/2018 | 9870225 | | <u> </u> | i | 1 | 1 | 1 | | DIDEL NUMBER AND ADDRESS OF A STATE STA | 1 | | | T | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|---------------|-------------| | PIPELINED ECC-PROTECTED MEMORY ACCESS | MIPS TECH LLC | 14/612084 | 8/22/2017 | 9740557 | | FAULT TOLERANT PROCESSOR FOR REAL-TIME SYSTEMS | MIPS TECH LLC | 14/741738 | 9/24/2019 | 10423417 | | CHECK POINTING A SHIFT REGISTER | MIPS TECH LLC | 15/205555 | 7/17/2018 | 10025527 | | TRANSLATION LOOKASIDE BUFFER | MIPS TECH LLC | 14/715117 | 11/28/2017 | 9830275 | | FAULT DETECTING AND FAULT | | | | | | TOLERANT MULTI-THREADED | MIPS TECH, LLC | PCT/US2018/ | 8/10/2018 | WO | | PROCESSORS | Min o Teen, Eee | 046246 | | 2019/032980 | | INSTRUCTION SETS FOR | | 11.70.1-0.7 | 2 10 12 0 0 = | 10.12= 200 | | MICROPROCESSORS | MIPS TECH, LLC | 11/704725 | 2/9/2007 | 10,437,598 | | METHOD AND APPARATUS FOR | | | | | | SCHEDULING THE ISSUE OF | | 1.4/020.012 | 11/2/2015 | 10.260.020 | | INSTRUCTIONS IN A MULTITHREADED | MIPS TECH, LLC | 14/930,913 | 11/3/2015 | 10,360,038 | | MICROPROCESSOR | | | | | | SHARED REGISTER POOL FOR A | \ | 12/401 701 | 6/0/2012 | 10.524.614 | | MULTITHREADED MICROPROCESSOR | MIPS TECH, LLC | 13/491,781 | 6/8/2012 | 10,534,614 | | DECODING INSTRUCTIONS THAT ARE | | | | | | MODIFIED BY ONE OR MORE OTHER | MIPS TECH, LLC | 15/874,724 | 1/18/2018 | 10379861 | | INSTRUCTIONS | | | | | | IMPROVED CONTROL OF PRE-FETCH | A ALDO DECALLA LA C | 15/400 640 | 4/17/2017 | 10754770 | | TRAFFIC | MIPS TECH, LLC | 15/488,649 | 4/17/2017 | 10754778 | | MIGRATION OF DATA TO REGISTER | | 15/022.555 | 10/6/0017 | 10670605 | | FILE CACHE | MIPS TECH, LLC | 15/833,555 | 12/6/2017 | 10678695 | | PRIORITIZING INSTRUCTIONS BASED | \ | 15/207 204 | 12/21/2016 | 10001007 | | ON TYPE | MIPS TECH, LLC | 15/387,394 | 12/21/2016 | 10001997 | | APPARATUS AND METHOD FOR | A ALDO DECLI I I C | 12/700 467 | 2/7/2012 | 10.540.170 | | BRANCH INSTRUCTION BONDING | MIPS TECH, LLC | 13/789,467 | 3/7/2013 | 10,540,179 | | HARDWARE VIRTUALIZED INPUT | MIDG TECH I I G | 14/500 602 | 1/5/2015 | 10 642 501 | | OUTPUT MEMORY MANAGEMENT UNIT | MIPS TECH, LLC | 14/589,693 | 1/5/2015 | 10,642,501 | | RUNNING A 32-BIT OPERATING | MIDO TECH LLO | 14/798,841 | 7/14/2015 | 10,048,967 | | SYSTEM ON A 64-BIT MACHINE | MIPS TECH, LLC | 14//90,041 | //14/2013 | 10,046,907 | | PROCESSOR SUPPORTING ARITHMETIC | | | | | | INSTRUCTIONS WITH BRANCH ON | MIPS TECH, LLC | 14/612,104 | 2/2/2015 | 10,768,930 | | OVERFLOW & METHODS | | | | | | MODELESS INSTRUCTION EXECUTION | MIDO TECH LLC | 14/612,090 | 2/2/2015 | 10,671,391 | | WITH 64/32-BIT ADDRESSING | MIPS TECH, LLC | 14/012,090 | 21212013 | 10,071,391 | | PROCESSORS AND METHODS FOR | MIPS TECH, LLC | 14/829,458 | 8/18/2015 | 10,108,548 | | CACHE SPARING STORES | MIPS TECH, LLC | 14/029,430 | 8/18/2013 | 10,100,540 | | TRANSLATION LOOKASIDE BUFFER | MIPS TECH, LLC | 15/824,613 | 11/28/2017 | 10185665 | | VIRTUALIZED-IN-HARDWARE INPUT | 11111 5 12 011, 22 0 | | | 2020- | | OUTPUT MEMORY MANAGEMENT | MIPS TECH, LLC | 16/865,851 | 5/4/2020 | 0264783 | | CHECK POINTING A SHIFT REGISTER | | | | 0204783 | | WITH A CIRCULAR BUFFER | MIPS TECH, LLC | 16/036104 | 5/5/2020 | 10,642,527 | | PROCESSORS SUPPORTING ATOMIC | | | 1 | | | WRITES TO MULTIWORD MEMORY | MIPS TECH, LLC | 15/092915 | 5/12/2020 | 10,073,773 | | LOCATIONS & METHODS | MIPS TECH, LLC | 13/092913 | 3/12/2020 | 10,649,773 | | FETCH AHEAD BRANCH TARGET | | | | | | BUFFER | MIPS TECH, LLC | 14/935579 | 5/26/2020 | 10,664,280 | | FETCH UNIT FOR PREDICTING TARGET | | | | | | FOR SUBROUTINE RETURN | MIDS TECH LLC | 15/281661 | 7/23/2019 | 10,360,037 | | INSTRUCTIONS | MIPS TECH, LLC | 13/201001 | 112312019 | 10,500,057 | | EXECUTION OF LOAD INSTRUCTIONS | | | | | | IN A PROCESSOR | MIPS TECH, LLC | 15/001628 | 10/29/2019 | 10,459,725 | | II. III NO CEDOON | <u> </u> | L | I . | | | FETCHING INSTRUCTIONS IN AN INSTRUCTION FETCH UNIT | MIPS TECH, LLC | 15/624121 | 8/6/2019 | 10,372,453 | |----------------------------------------------------------------------------|----------------------|--------------------|------------|--------------------------------| | FAULT DETECTING AND FAULT<br>TOLERANT MULTI-THREADED<br>PROCESSORS | MIPS TECH, LLC | 16/100,706 | 9/22/2020 | 10,782,977 | | IMPLICIT GLOBAL POINTER RELATIVE<br>ADDRESSING FOR GLOBAL MEMORY<br>ACCESS | MIPS TECH, LLC | 16/119,291 | 8/31/2018 | 2019-<br>0065201 | | UNIFIED LOGIC FOR ALIASED PROCESSOR INSTRUCTIONS | MIPS TECH, LLC | 16/119,487 | 11/24/2020 | 10,846,089 | | PROCESSOR ARRAY REDUNDANCY | MIPS TECH, LLC | 16/522,429 | 7/25/2019 | 2020-<br>0034262 | | NEURAL NETWORK PROCESSING USING SPECIALIZED DATA REPRESENTATION | MIPS TECH, LLC | 16/704,263 | 12/5/2019 | 2020-<br>0184309 | | NEURAL NETWORK PROCESSING<br>USING SPECIALIZED DATA<br>REPRESENTATION | MIPS TECH, LLC | PCT/US19/64<br>677 | 12/5/2019 | WO<br>2020/118051<br>published | | ADDRESS MANIPULATION USING INDICES AND TAGS | MIPS TECH, LLC | 16/739,540 | 1/10/2020 | 2020-<br>0225955 | | ADDRESS MANIPULATION USING INDICES AND TAGS | MIPS TECH, LLC | PCT/US20/13<br>075 | 1/10/2020 | WO<br>2020/146724<br>published | | NEURAL NETWORK PROCESSING USING MIXED-PRECISION DATA REPRESENTATION | MIPS TECH, LLC | 16/778,258 | 1/31/2020 | 2020-<br>0202195 | | NEURAL NETWORK DATA COMPUTATION USING MIXED- PRECISION | MIPS TECH, LLC | 16/985,307 | 8/5/2020 | 2021-<br>0034979 | | SAVING AND RESTORING NON-<br>CONTIGUOUS BLOCKS OF PRESERVED<br>REGISTERS | MIPS Tech, LLC | PCT/US18/49<br>128 | 8/31/2018 | WO<br>2019/046742 | | MULTI-THRESHOLD FLASH NCL<br>CIRCUITRY | Wave Computing, Inc. | 13/772,759 | 5/5/2015 | 9024655 | | MULTI-THRESHOLD FLASH NCL LOGIC<br>CIRCUITRY WITH FLASH RESET | Wave Computing, Inc. | 14/703,483 | 7/5/2016 | 9385715 | | SELF-READY FLASH NULL<br>CONVENTION LOGIC | Wave Computing, Inc. | 13/827,902 | 3/17/2015 | 8981812 | | IMPLEMENTATION METHOD FOR FAST NCL DATA PATH | Wave Computing, Inc. | 13/894,072 | 12/1/2015 | 9203406 | | HUM GENERATION CIRCUITRY | Wave Computing, Inc. | 13/969,675 | 2/10/2015 | 8952727 | | EXTENSIBLE ITERATIVE MULTIPLIER | Wave Computing, Inc. | 14/099,949 | 2/7/2017 | 9563401 | | SELECTIVELY COMBINABLE SHIFTERS | Wave Computing, Inc. | 14/136,754 | 4/3/2018 | 9933996 | | SELECTIVELY COMBINABLE<br>DIRECTIONAL SHIFTERS | Wave Computing, Inc. | 15/941,826 | 5/14/2019 | 10,289,382 | | COMPUTING RESOURCE ALLOCATION BASED ON FLOW GRAPH TRANSLATION | Wave Computing, Inc. | 14/928,314 | 8/7/2018 | 10,042,966 | | MULTI-THRESHOLD CIRCUITRY BASED<br>ON SILICON-ON-INSULATOR<br>TECHNOLOGY | Wave Computing, Inc. | 14/487,678 | 9/16/2014 | 9257984 | | LOGICAL ELEMENTS WITH<br>SWITCHABLE CONNECTIONS | Wave Computing, Inc. | 14/530,624 | 3/7/2017 | 9590629 | | LOCICAL ELEMENTES WITH | | I | 1 | | |----------------------------------|----------------------|-------------|-----------------------------------------|-------------| | LOGICAL ELEMENTS WITH | Week Committee Inc. | 15/442 (12 | 2/26/2010 | 10210257 | | SWITCHABLE CONNECTIONS FOR | Wave Computing, Inc. | 15/443,612 | 2/26/2019 | 10218357 | | MULTIFUNCTION OPERATION | | | | | | LOGICAL ELEMENTS WITH | | | | | | SWITCHABLE CONNECTIONS IN A | Wave Computing, Inc. | 16/176,922 | 10/31/2018 | 10,374,605 | | RECONFIGURABLE FABRIC | | | | | | COMPACT LOGIC EVALUATION GATES | W C : I | 14/941,554 | 6/07/0017 | 0602410 | | USING NULL CONVENTION | Wave Computing, Inc. | | 6/27/2017 | 9692419 | | INSTRUCTION PAGING IN | | 15/048,983 | | | | RECONFIGURABLE FABRIC | Wave Computing, Inc. | 13/0/10,503 | 9/11/2018 | 10073773 | | BRANCHLESS INSTRUCTION PAGING IN | | | | | | | Wave Computing, Inc. | 16/126,107 | 9/10/2018 | 10437728 | | RECONFIGURABLE FABRIC | 1 0 | | | | | DATA EN-QUEUING USING CIRCULAR | Wave Computing, Inc. | 15/202,721 | 7/6/2016 | | | BUFFER CONTROL | wave companing, me. | 10.202,.21 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | HUM GENERATION USING | Wave Computing, Inc. | 15/475,411 | 5/1/2018 | 9960771 | | REPRESENTATIVE CIRCUITRY | wave computing, mc. | 13/4/3,411 | 3/1/2016 | 9900771 | | DATA UPLOADING TO | | | | | | ASYNCHRONOUS CIRCUITRY USING | Wave Computing, Inc. | 15/225,768 | 8/1/2016 | 10,505,704 | | CIRCULAR BUFFER CONTROL | , waye demparing, me | 10,220,700 | 0,1,2010 | 10,000,701 | | DYNAMIC CONFIGURATION OF A | | | | 2018- | | | Wave Computing, Inc. | 15/941,741 | 3/30/2018 | | | RECONFIGURABLE HUM FABRIC | | | | 0225403 | | TIMING ANALYSIS AND OPTIMIZATION | Wave Computing, Inc. | 15/628,307 | 6/11/2019 | 10318691 | | OF ASYNCHRONOUS CIRCUIT DESIGNS | wave companing, me. | · | 0/11/2019 | 10310071 | | SOFTWARE BASED APPLICATION | Wave Computing, Inc. | 14/149,009 | 3/7/2017 | 9588773 | | SPECIFIC INTEGRATED CIRCUIT | wave Computing, mc. | | 3///2017 | 9300113 | | POWER CONTROL WITHIN A | | 15/667,338 | 2//2/2010 | 1000000 | | DATAFLOW PROCESSOR | Wave Computing, Inc. | , | 2/12/2019 | 10203935 | | POWER CONTROL FOR A DATAFLOW | | | | | | PROCESSOR | Wave Computing, Inc. | 16/272,039 | 2/11/2019 | 10656911 | | COMMUNICATION BETWEEN | | | | | | | W G .: I | 151665 621 | 0/1/2017 | 10564020 | | DATAFLOW PROCESSING UNITS AND | Wave Computing, Inc. | 15/665,631 | 8/1/2017 | 10564929 | | MEMORIES | | | | | | DATA TRANSFER CIRCUITRY GIVEN | Wave Computing, Inc. | 15/226,472 | 8/2/2016 | 10374981 | | MULTIPLE SOURCE ELEMENTS | wave Computing, inc. | 13/220,472 | 6/2/2010 | 10374961 | | RECONFIGURABLE FABRIC DIRECT | | | | | | MEMORY ACCESS WITH MULTIPLE | Wave Computing, Inc. | 15/712,494 | 9/22/2017 | 10719470 | | READ OR WRITE ELEMENTS | , | | | | | RECONFIGURABLE INTERCONNECTED | | | | | | | Wave Computing, Inc. | 15/449,852 | 3/3/2017 | 10,592,444 | | PROGRAMMABLE PROCESSORS | | | | | | RECONFIGURABLE PROCESSOR FABRIC | | 15/052 005 | 1/16/2010 | 10452452 | | IMPLEMENTATION USING | Wave Computing, Inc. | 15/953,896 | 4/16/2018 | 10452452 | | SATISFIABILITY ANALYSIS | | | | | | JOINING DATA WITHIN A | Wave Computing, Inc. | 16/021,840 | 6/28/2018 | 10659396 | | RECONFIGURABLE FABRIC | wave Compuning, inc. | 10/021,040 | 0/20/2010 | 10033390 | | JOINING DATA WITHIN A | W O : I | PCT/US18/40 | 6/00/0010 | WO | | RECONFIGURABLE FABRIC | Wave Computing, Inc. | 009 | 6/28/2018 | 2019/006119 | | REMOTE USAGE OF MACHINE | | | | | | LEARNED LAYERS BY A SECOND | Wave Computing, Inc. | 16/051,792 | 8/1/2018 | 2019- | | | wave companing, me. | 10/031,/32 | 0/1/2016 | 0042918 | | MACHINE LEARNING CONSTRUCT | | | | 2010 | | RECONFIGURABLE FABRIC OPERATION | Wave Computing, Inc. | 16/054,225 | 8/3/2018 | 2019- | | LINKAGE | r | · | | 0042941 | | RECONFIGURABLE FABRIC OPERATION | Wave Computing, Inc. | PCT/US18/45 | 8/3/2018 | WO | | LINKAGE | me. | 150 | 0/3/2016 | 2019/032396 | | RECONFIGURABLE FABRIC DATA | W 0 1 1 | 16/104 596 | 9/17/2019 | 2019- | | ROUTING | Wave Computing, Inc. | 16/104,586 | 8/17/2018 | 0057060 | | | - | • | | | | RECONFIGURABLE FABRIC DATA | Wave Computing, Inc. | PCT/US18/46 | 8/17/2018 | WO | |------------------------------------------------------------------------------|----------------------|--------------------|------------|-------------------------------| | ROUTING TENSOR MANIPULATION WITHIN A | Wave Computing, Inc. | 932 | 10/25/2018 | 2019/040339 | | NEURAL NETWORK PIPELINED TENSOR MANIPULATION | Wave Computing, Inc. | 16/208,928 | 12/4/2018 | 0130276<br>2019- | | WITHIN A RECONFIGURABLE FABRIC PIPELINED TENSOR MANIPULATION | Wave Computing, Inc. | PCT/US18/63 | 12/4/2018 | 0130269<br>WO | | WITHIN A RECONFIGURABLE FABRIC DYNAMIC RECONFIGURATION WITH | | 762 | | 2019/113007 | | PARTIALLY RESIDENT AGENTS | Wave Computing, Inc. | 16/228,882 | 12/21/2018 | 0130291 | | TENSOR MANIPULATION WITHIN A RECONFIGURABLE FABRIC USING POINTERS | Wave Computing, Inc. | 16/208,991 | 12/4/2018 | 2019-<br>0130270 | | TENSOR MANIPULATION WITHIN A RECONFIGURABLE FABRIC USING POINTERS | Wave Computing, Inc. | PCT/US18/63<br>782 | 12/4/2018 | WO<br>2019/113021 | | TENSOR RADIX POINT CALCULATION IN A NEURAL NETWORK | Wave Computing, Inc. | 16/174,786 | 10/30/2018 | 2019-<br>0130268 | | TENSOR RADIX POINT CALCULATION IN A NEURAL NETWORK | Wave Computing, Inc. | PCT/US18/58<br>162 | 10/30/2018 | 2019-<br>0130268 | | MULTITHREADED DATA FLOW PROCESSING WITHIN A RECONFIGURABLE FABRIC | Wave Computing, Inc. | 16/234,728 | 12/28/2018 | 2019-<br>0138373 | | MATRIX COMPUTATION WITHIN A RECONFIGURABLE PROCESSOR FABRIC | Wave Computing, Inc. | 16/286,891 | 2/27/2019 | 2019-<br>0266218 | | DYNAMIC RECONFIGURATION USING DATA TRANSFER CONTROL | Wave Computing, Inc. | 16/289,814 | 3/1/2019 | 2019-<br>0197018 | | DYNAMIC RECONFIGURATION USING DATA TRANSFER CONTROL | Wave Computing, Inc. | PCT/US19/20<br>231 | 3/1/2019 | WO<br>2019/169238 | | DATA FLOW GRAPH COMPUTATION FOR MACHINE LEARNING | Wave Computing, Inc. | 16/369,134 | 3/29/2019 | 2019-<br>0228340<br>published | | DATA FLOW GRAPH COMPUTATION<br>FOR MACHINE LEARNING | Wave Computing, Inc. | PCT/US19/24<br>820 | 3/29/2019 | WO 2019/191578 published | | CHECKPOINTING DATA FLOW GRAPH<br>COMPUTATION FOR MACHINE<br>LEARNING | Wave Computing, Inc. | 16/369,079 | 3/29/2019 | 2019-<br>0228037<br>published | | DATA FLOW GRAPH NODE UPDATE<br>FOR MACHINE LEARNING | Wave Computing, Inc. | 16/423,051 | 5/27/2019 | 2019-<br>0279086<br>published | | NEURAL NETWORK OUTPUT LAYER FOR MACHINE LEARNING | Wave Computing, Inc. | 16/459,731 | 7/2/2019 | 2019-<br>0325309<br>published | | DATA FLOW GRAPH NODE PARALLEL UPDATE FOR MACHINE LEARNING | Wave Computing, Inc. | 16/423,050 | 5/27/2019 | 2019-<br>0279038<br>published | | DATA FLOW GRAPH COMPUTATION USING EXCEPTIONS | Wave Computing, Inc. | 16/502,110 | 9/10/2018 | 2019-<br>0324888 | | RECONFIGURABLE FABRIC<br>CONFIGURATION USING SPATIAL AND<br>TEMPORAL ROUTING | Wave Computing, Inc. | 16/697,571 | 5/28/2020 | 2020-<br>0167309 | | FIFO FILLING LOGIC FOR TENSOR CALCULATION | Wave Computing, Inc. | 16/784,363 | 2/27/2020 | 2020-<br>0174707 | | MATRIX MULTIPLICATION ENGINE USING PIPELINING | Wave Computing, Inc. | 16/835,812 | 3/31/2020 | 2020-<br>0311183 | |--------------------------------------------------------------------|----------------------|------------|-----------|------------------| | INTEGER MATRIX MULTIPLICATION<br>ENGINE USING PIPELINING | Wave Computing, Inc. | 16/943,252 | 7/30/2020 | 2020-038756 | | MULTIDIMENSIONAL ADDRESS<br>GENERATION FOR DIRECT MEMORY<br>ACCESS | Wave Computing, Inc. | 16/991,080 | 8/12/2020 | 2020-<br>0371978 | | PROCESSOR CLUSTER ADDRESS<br>GENERATION | Wave Computing, Inc. | 17/035,869 | 9/29/2020 | 2021-<br>0011849 | # EXHIBIT C ## Trademarks | Title | Owner/Applicant | Registration / Application No. | Registration /<br>Application Date | |------------------------|----------------------------------|--------------------------------|------------------------------------| | CODESCAPE | Imagination Technologies Limited | 2107854 | 10/21/1997 | | MEOS | Imagination Technologies Limited | 3065000 | 3/7/2006 | | MICROMIPS | MIPS Tech, LLC | 3928894 | 3/8/2011 | | MIPS | MIPS Tech, LLC | 3255604 | 6/26/2007 | | MIPS | MIPS Tech, LLC | 1734429 | 11/24/1992 | | MIPS | MIPS Tech, LLC | 1493963 | 6/28/1988 | | MIPS | MIPS Tech, LLC | 2896003 | 10/19/2004 | | MIPS32 | MIPS Tech, LLC | 2800581 | 12/30/2003 | | MIPS32 | MIPS Tech, LLC | 2883124 | 9/7/2004 | | MIPS64 | MIPS Tech, LLC | 2968237 | 7/12/2005 | | MIPS64 | MIPS Tech, LLC | 2764564 | 9/16/2003 | | WARRIOR | Imagination Technologies Ltd | 4957744 | 5/17/2016 | | WAVE COMPUTING | Wave Computing, Inc. | 5402116 | 2/13/2018 | | WAVE SEMI (and Design) | Wave Computing, Inc. | 4913985 | 3/8/2016 | Ex. C-1 \\LA - 767747/000001 - 2084048 v9 **RECORDED: 02/26/2021**