508398350 02/21/2024 # PATENT ASSIGNMENT COVER SHEET Electronic Version v1.1 Stylesheet Version v1.2 Assignment ID: PATI41467 | SUBMISSION TYPE: | NEW ASSIGNMENT | |-----------------------|----------------| | NATURE OF CONVEYANCE: | ASSIGNMENT | #### **CONVEYING PARTY DATA** | Name | Execution Date | |--------------------------|----------------| | Imperas Software Limited | 02/01/2024 | ### **RECEIVING PARTY DATA** | Company Name: | Synopsys, Inc. | | |-----------------|--------------------|--| | Street Address: | 675 Almanor Avenue | | | City: | Sunnyvale | | | State/Country: | CALIFORNIA | | | Postal Code: | 94085 | | ## **PROPERTY NUMBERS Total: 4** | Property Type | Number | |---------------------|----------| | Patent Number: | 8417508 | | Patent Number: | 9658849 | | Patent Number: | 11574087 | | Application Number: | 18105554 | ### **CORRESPONDENCE DATA** **Fax Number:** 6509385200 Correspondence will be sent to the e-mail address first; if that is unsuccessful, it will be sent using a fax number, if provided; if that is unsuccessful, it will be sent via US Mail. Phone: 650-988-8500 Email: Idean@fenwick.com Correspondent Name: FENWICK & WEST LLP Address Line 1: 801 California Street Address Line 4: Mountain View, CALIFORNIA 94041 | ATTORNEY DOCKET NUMBER: | 22524-01000 | |-------------------------|-------------| | NAME OF SUBMITTER: | Laura Dean | | SIGNATURE: | Laura Dean | | DATE SIGNED: | 02/21/2024 | #### **Total Attachments: 2** source=01000 Executed Assignment from Imperas to Synopsys#page1.tif source=01000 Executed Assignment from Imperas to Synopsys#page2.tif PATENT 508398350 REEL: 066515 FRAME: 0118 ## **ASSIGNMENT** For good and valuable consideration, the receipt of which is hereby acknowledged, Imperas Software Limited., a private company limited by shares organized and existing under the laws of England and Wales, with its registered office in The Old Dairy, North Weston, Thame, Oxfordshire, OX9 2HA, United Kingdom ("ASSIGNOR"), has sold, assigned, and transferred and does hereby sell, assign, and transfer to Synopsys, Inc., a Delaware corporation, having a place of business at 675 Almanor Ave, Sunnyvale, CA 94085, U.S.A. ("ASSIGNEE"), for itself and its successors, transferees, and assignees, the following: 1. The entire worldwide right, title, and interest in all inventions and improvements ("SUBJECT MATTER") that are disclosed in the following provisional or non-provisional application(s), including those filed under 35 U.S.C. § 111, design applications filed under 35 U.S.C. § 171, Registered Community Designs, international applications filed according to the Patent Cooperation Treaty (PCT), U.S. national phase applications filed under 35 U.S.C. § 371, national or regional applications filed in any other country throughout the world, and any patents issuing thereon ("PATENT RIGHTS"): | COUNTRY | APPLICATION<br>NUMBER | FILING<br>DATE | TITLE | PATENT<br>NUMBER | ISSUE DATE | |---------|-----------------------|----------------------|----------------------------------------------------------------------------------------------------------|------------------|---------------------| | US | 15/030,216 | October 16,<br>2014 | Multi-Processor Simulation on a Multi-Core<br>Machine | 11,574,087 | February 7,<br>2023 | | US | 12/307,636 | July 2, 2009 | Multiprocessor Development Environment | 8,417,508 | April 9,<br>2013 | | US | 13/770,243 | February<br>19, 2013 | Processor Simulation Environment | 9,658,849 | May 23,<br>2017 | | GB | 2301686.8 | February 7,<br>2023 | Verifying Central Processing Units (CPU) Using Simulation and Instruction Accurate reference Models | | | | GB | 2306239.1 | April 27,<br>2023 | Computer-Implemented Methods of Verifying a Processor Design under Test, and Related Systems | | | | US | 18/105,554 | February 3,<br>2023 | Multi-Processor Simulation on a Multi-Core<br>Machine | | | | GB | 2306912.3 | May 10,<br>2023 | A Method of Simulating a Microprocessor<br>System | | | | GB | 2308865.1 | June 14,<br>2023 | Application Compiler | | | | GB | 2311038.0 | July 19,<br>2023 | A Method of Simulating an Electronic System<br>Specified in an HDL using Just-In-Time Code<br>Generation | | | and; 2. The entire worldwide right, title, and interest in and to: (a) the PATENT RIGHTS, including any right of priority; (b) any provisional, divisional, continuation, substitute, renewal, reissue, and other related applications thereto which have been or may be filed in the United States or elsewhere in the world; (c) any patents which may be granted on the applications set forth in (a) and (b) above; and (d) the right to sue in its own name and to recover for past infringement of any or all of any applications or patents issuing therefrom together with all rights to recover damages for infringement of provisional rights. 1 of 2 PATENT REEL: 066515 FRAME: 0119 RECORDED: 02/21/2024 ASSIGNOR represents that ASSIGNOR has the rights, titles, and interests to convey as set forth herein, and covenants with ASSIGNEE that the ASSIGNOR has made or will make hereafter no assignment, grant, mortgage, license, or other agreement affecting the rights, titles, and interests herein conveyed. ASSIGNOR grants the attorney of record the power to insert on this Assignment any further identification that may be necessary or desirable in order to comply with the rules of the United States Patent and Trademark Office or other authority for recordation of this document. This Assignment may be executed in one or more counterparts, each of which shall be deemed an original and all of which may be taken together as one and the same Assignment. | Duly Authorized Representative of ASSIGNOR | Date of Signature | |------------------------------------------------------------------|-------------------| | Orla Murphy | 01 February 2024 | | Orla Murphy, Director | | | Imperas Software Limited | | | Duly Authorized Representative of ASSIGNEE | Date of Signature | | PO | 01 February 2024 | | David Pursley, VP, Legal & Deputy General Counsel Synopsys, Inc. | |