## PATENT ASSIGNMENT COVER SHEET

Electronic Version v1.1 Stylesheet Version v1.2 Assignment ID: PATI468122

| SUBMISSION TYPE:      | NEW ASSIGNMENT |
|-----------------------|----------------|
| NATURE OF CONVEYANCE: | ASSIGNMENT     |

#### **CONVEYING PARTY DATA**

| Name                              | Execution Date |
|-----------------------------------|----------------|
| Teknologian tutkimuskeskus VTT Oy | 08/09/2024     |

#### **RECEIVING PARTY DATA**

| Company Name:     | Flow-computing Oy  |
|-------------------|--------------------|
| Street Address:   | c/o Maria 01       |
| Internal Address: | Lapinlahdenkatu 16 |
| City:             | Helsinki           |
| State/Country:    | FINLAND            |
| Postal Code:      | 00180              |

### **PROPERTY NUMBERS Total: 6**

| Property Type       | Number   |
|---------------------|----------|
| Application Number: | 17415890 |
| Application Number: | 18470480 |
| Application Number: | 14892446 |
| Application Number: | 15031285 |
| Application Number: | 15105583 |
| Application Number: | 16066355 |

#### **CORRESPONDENCE DATA**

Fax Number:

Correspondence will be sent to the e-mail address first; if that is unsuccessful, it will be sent using a fax number, if provided; if that is unsuccessful, it will be sent via US Mail.

**Phone:** 2036590388

Email: ptomail@gziplaw.com
Correspondent Name: Mr. Geza Ziegler Jr.
Address Line 1: 2000 Post Road

Address Line 2: Suite 205

Address Line 4: Fairfield, CONNECTICUT 06824

| ATTORNEY DOCKET NUMBER: | MD7831       |
|-------------------------|--------------|
| NAME OF SUBMITTER:      | Geza Ziegler |
| SIGNATURE:              | Geza Ziegler |
| DATE SIGNED:            | 09/02/2024   |

508736841 PATENT REEL: 068462 FRAME: 0074

# **Total Attachments: 3** source=Assignment\_Flow Computing#page1.tiff source=Assignment\_Flow Computing#page2.tiff

source=Assignment\_Flow Computing#page3.tiff

PATENT REEL: 068462 FRAME: 0075

| Assignment of Rights, Title and Int                                                                                                                              | erest in Invent    | tion               |                                         | Docket         | No.           |                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-----------------------------------------|----------------|---------------|-----------------|
| his is an Assignment of the following rig                                                                                                                        | hts, title and int | erest: (check all  | that apply)                             | ) <i>:</i>     |               |                 |
| Title                                                                                                                                                            | AttorneyRef        | ApplicationNu<br>m | IssueDat<br>e                           | FilingDa<br>te | PatentNu<br>m | ReelFram<br>e   |
| METHOD AND ARRANGEMENT FOR<br>HANDLING MEMORY ACCESS FOR A<br>TCF-AWARE PROCESSOR                                                                                | MD.7831.US<br>N1   | 17/415,890         | 8/6/2024                                | 6/18/202<br>1  | 12056495      | 056852/02<br>07 |
| FLOATING-POINT SUPPORTIVE<br>PIPELINE FOR EMULATED SHARED<br>MEMORY ARCHITECTURES                                                                                | MD.7832.US<br>N1   | 18/470,480         |                                         | 9/20/202<br>3  |               | 039217/01<br>52 |
| MEMORY UNIT FOR DATA MEMORY<br>REFERENCES OF MULTI-THREADED<br>PROCESSOR WITH INTERLEAVED<br>INTER-THREAD PIPELINE IN<br>EMULATED SHARED MEMORY<br>ARCHITECTURES | MD.8039            | 14/892,446         | 9/11/201<br>8                           | 11/19/20<br>15 | 10073782      | 037942/00<br>97 |
| FLOATING-POINT SUPPORTIVE<br>PIPELINE FOR EMULATED SHARED<br>MEMORY ARCHITECTURES                                                                                | MD.8039            | 15/031,285         | 10/24/20<br>23                          | 4/22/201<br>6  | 11797310      | 039217/01<br>52 |
| ARCHITECTURE FOR LONG LATENCY<br>OPERATIONS IN EMULATED SHARED<br>MEMORY ARCHITECTURES                                                                           | MD.8039            | 15/105,583         | 11/13/20<br>18                          | 6/17/201<br>6  | 10127048      | 039591/02<br>15 |
| MEMORY NODE WITH CACHE FOR<br>EMULATED SHARED MEMORY<br>COMPUTERS                                                                                                | MD.8039            | 16/066,355         | 7/13/202<br>1                           | 6/27/201<br>8  | 11061817      | 046222/09<br>75 |
| Assignor (Corporation)                                                                                                                                           |                    |                    |                                         |                |               |                 |
| Name                                                                                                                                                             |                    |                    |                                         | Addres         | s             |                 |
| Teknologian tutkimuskeskus VTT Oy                                                                                                                                |                    |                    | Tekniikantie 21<br>02150 Espoo, Finland |                |               |                 |

Ziegler IP Law Group LLC **PATENT** 

**REEL: 068462 FRAME: 0076** 

| Assignee (Corporation) |                                                               |
|------------------------|---------------------------------------------------------------|
| Name                   | Address                                                       |
| Flow-computing Oy      | c/o Maria 01<br>Lapinlahdenkatu 16<br>00180 HELSINKI, Finland |

REEL: 068462 FRAME: 0077

| Assignment of Rights, Title and Interest in Invention | Docket No.   |
|-------------------------------------------------------|--------------|
|                                                       | MD.7831.USN1 |

Whereas, the above-identified Assignor states that it is the current assignee of the entire right, title, and interest in the above-identified patent application(s) and/or patent(s) (hereinafter referred to as "Invention") by virtue of an assignment from the inventor(s) of the above-identified Invention. The assignment was recorded in the United States Patent and Trademark Office at Reel / Frame: {Matter.RealFrame}, or for which a copy therefore is attached;

And, whereas the Assignor desires to assign its above-identified rights, title and interest in the Invention to the above-identified Assignee;

Now, this indenture witnesseth, that for good and valuable consideration, the receipt whereof is hereby acknowledged;

The Assignor does hereby assign, sell and transfer its above-identified rights, title and interest in said Invention, said application(s) as identified above, including any divisions, continuations, and continuations-in-part thereof, and in and to any and all Letters Patent of the United States, and countries foreign thereto, which may be granted or have granted for said Invention, and in and to any and all reissues and reexaminations thereof, and in and to any and all priority rights, Convention rights, and other benefits accruing or to accrue to us with respect to the filing of applications for patents or securing of patents in the United States and countries foreign thereto, unto said Assignee;

And the Assignor does hereby authorize and request the Director of the United States Patent and Trademark Office to issue any United States Letters Patent which may issue for said Invention to said Assignee, as assignee of the whole right, title and interest thereto;

And the Assignor does further agree to sign and execute all necessary and lawful future documents, including applications for foreign patents, for filing divisions, continuations and continuations-in-part of said application for patent, and/or for obtaining any reissue or reissues of any Letters Patent which may be granted for my aforesaid Invention, as the Assignee or its Designee(s) may from time to time require and prepare at its own expense.

Assignor Signature

The undersigned (whose title is supplied below) is authorized to act on behalf of the assignor.

| Teknologian tutkimuskeskus VTT Oy Assignor |                 |
|--------------------------------------------|-----------------|
| signed by:<br>Jarmo Kautala                | 09.08.2024      |
| By                                         | Date            |
| Jarmo Rantala                              | Patent Attorney |
| Printed or Typed Name                      | Title           |

Page 3 of 3

Ziegler IP Law Group LLC

PATENT REEL: 068462 FRAME: 0078