Patent Assignment Details
NOTE:Results display only for issued patents and published applications.
For pending or abandoned applications please consult USPTO staff.
|
Reel/Frame: | 022381/0057 | |
| Pages: | 11 |
| | Recorded: | 03/11/2009 | | |
Attorney Dkt #: | 3222.194STR0 (EXHIBIT 2) |
Conveyance: | CORRECTIVE ASSIGNMENT TO CORRECT THE SPELLING ERROR OF THE ASSIGNEE'S NAME PREVIOUSLY RECORDED ON REEL 022345 FRAME 0473. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT. |
|
Total properties:
2
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
09840026
|
Filing Dt:
|
04/24/2001
|
Publication #:
|
|
Pub Dt:
|
10/25/2001
| | | | |
Title:
|
RISC microprocessor architecture implementing multiple register sets
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11252820
|
Filing Dt:
|
10/19/2005
|
Publication #:
|
|
Pub Dt:
|
02/23/2006
| | | | |
Title:
|
Superscalar RISC instruction scheduling
|
|
Assignee
|
|
|
502 E. JOHN STREET |
CARSON CITY, NEVADA 89706 |
|
Correspondence name and address
|
|
STERNE, KESSLER, GOLDSTEIN & FOX P.L.L.C
|
|
1100 NEW YORK AVENUE, N.W.
|
|
WASHINGTON, DC 20005
|
Search Results as of:
05/30/2024 02:50 AM
If you have any comments or questions concerning the data displayed,
contact
PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified:
August 25, 2017 v.2.6
|