Total properties:
505
Page
3
of
6
Pages:
1 2 3 4 5 6
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2004
|
Application #:
|
10189748
|
Filing Dt:
|
07/08/2002
|
Publication #:
|
|
Pub Dt:
|
01/08/2004
| | | | |
Title:
|
METHOD OF FORMING A SEMICONDUCTOR DEVICE AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/2003
|
Application #:
|
10210771
|
Filing Dt:
|
07/31/2002
|
Publication #:
|
|
Pub Dt:
|
12/19/2002
| | | | |
Title:
|
METHOD AND APPARATUS FOR NON-LINEAR TERMINATION OF A TRANSMISSION LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/30/2004
|
Application #:
|
10215279
|
Filing Dt:
|
08/12/2002
|
Publication #:
|
|
Pub Dt:
|
02/12/2004
| | | | |
Title:
|
INTEGRATED CIRCUIT AND LAMINATED LEADFRAME PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/05/2005
|
Application #:
|
10217497
|
Filing Dt:
|
08/13/2002
|
Publication #:
|
|
Pub Dt:
|
02/19/2004
| | | | |
Title:
|
CIRCUIT AND METHOD FOR A PROGRAMMABLE REFERENCE VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/08/2004
|
Application #:
|
10217661
|
Filing Dt:
|
08/13/2002
|
Publication #:
|
|
Pub Dt:
|
02/19/2004
| | | | |
Title:
|
PROGRAMMABLE DATA DEVICE AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2004
|
Application #:
|
10219167
|
Filing Dt:
|
08/16/2002
|
Publication #:
|
|
Pub Dt:
|
02/19/2004
| | | | |
Title:
|
METHOD OF MAKING A VERTICAL GATE SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/16/2006
|
Application #:
|
10219190
|
Filing Dt:
|
08/16/2002
|
Publication #:
|
|
Pub Dt:
|
02/19/2004
| | | | |
Title:
|
SELF-ALIGNED VERTICAL GATE SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/2004
|
Application #:
|
10228374
|
Filing Dt:
|
08/27/2002
|
Publication #:
|
|
Pub Dt:
|
03/04/2004
| | | | |
Title:
|
METHOD OF FORMING A POWER DEVICE AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2003
|
Application #:
|
10228728
|
Filing Dt:
|
08/26/2002
|
Title:
|
SILICON SUB-MOUNT CAPABLE OF SINGLE WIRE BONDING AND OF PROVIDING ESD PROTECTION FOR LIGHT EMITTING DIODE DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/07/2004
|
Application #:
|
10237123
|
Filing Dt:
|
09/09/2002
|
Publication #:
|
|
Pub Dt:
|
03/11/2004
| | | | |
Title:
|
STRUCTURE AND METHOD OF DIRECT CHIP ATTACH
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2004
|
Application #:
|
10238078
|
Filing Dt:
|
09/09/2002
|
Title:
|
REGULATOR FOR DDR DRAM TERMINATION VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/19/2005
|
Application #:
|
10243749
|
Filing Dt:
|
09/13/2002
|
Publication #:
|
|
Pub Dt:
|
03/18/2004
| | | | |
Title:
|
INTEGRATED OVERVOLTAGE AND REVERSE VOLTAGE PROTECTION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/01/2004
|
Application #:
|
10262437
|
Filing Dt:
|
09/30/2002
|
Title:
|
ABSOLUTE VALUE AMPLITUDE BASEBAND DETECTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/2004
|
Application #:
|
10270401
|
Filing Dt:
|
10/15/2002
|
Publication #:
|
|
Pub Dt:
|
04/15/2004
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND LAMINATED LEADFRAME PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/06/2004
|
Application #:
|
10270413
|
Filing Dt:
|
10/15/2002
|
Publication #:
|
|
Pub Dt:
|
04/15/2004
| | | | |
Title:
|
METHOD OF FORMING AN AUDIO AMPLIFIER VOLTAGE REFERENCE AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/2004
|
Application #:
|
10270419
|
Filing Dt:
|
10/15/2002
|
Publication #:
|
|
Pub Dt:
|
04/15/2004
| | | | |
Title:
|
METHOD OF FORMING A LOW RESISTANCE SEMICONDUCTOR DEVICE AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/21/2006
|
Application #:
|
10277454
|
Filing Dt:
|
10/22/2002
|
Publication #:
|
|
Pub Dt:
|
06/12/2003
| | | | |
Title:
|
METHOD AND SYSTEM FOR REAL-TIME SPEECH RECOGNITION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/10/2006
|
Application #:
|
10277598
|
Filing Dt:
|
10/22/2002
|
Publication #:
|
|
Pub Dt:
|
07/10/2003
| | | | |
Title:
|
METHOD AND SYSTEM FOR REAL TIME AUDIO SYNTHESIS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2006
|
Application #:
|
10287831
|
Filing Dt:
|
11/05/2002
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
INTEGRATED INRUSH CURRENT LIMITER CIRCUIT AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/2005
|
Application #:
|
10291015
|
Filing Dt:
|
11/12/2002
|
Publication #:
|
|
Pub Dt:
|
05/13/2004
| | | | |
Title:
|
INTEGRATED INRUSH CURRENT LIMITER CIRCUIT AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/2004
|
Application #:
|
10303168
|
Filing Dt:
|
11/25/2002
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
INTEGRATED CIRCUIT WITH VERTICAL PNP TRANSISTOR AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
01/10/2006
|
Application #:
|
10305773
|
Filing Dt:
|
11/27/2002
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
SEMICONDUCTOR DEVICE WITH PARALLEL PLATE TRENCH CAPACITOR AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
07/20/2004
|
Application #:
|
10307590
|
Filing Dt:
|
12/02/2002
|
Publication #:
|
|
Pub Dt:
|
06/03/2004
| | | | |
Title:
|
STRUCTURE AND METHOD OF MAKING A HIGH PERFORMANCE SEMICONDUCTOR DEVICE HAVING A NARROW DOPING PROFILE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2005
|
Application #:
|
10313225
|
Filing Dt:
|
12/09/2002
|
Publication #:
|
|
Pub Dt:
|
06/10/2004
| | | | |
Title:
|
POWER SWITCHING TRANSISTOR WITH LOW DRAIN TO GATE CAPACITANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/23/2004
|
Application #:
|
10340492
|
Filing Dt:
|
01/10/2003
|
Publication #:
|
|
Pub Dt:
|
06/05/2003
| | | | |
Title:
|
LOW DROPOUT VOLTAGE REGULATOR WITH NON-MILLER FREQUENCY COMPENSATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/2004
|
Application #:
|
10348093
|
Filing Dt:
|
01/21/2003
|
Publication #:
|
|
Pub Dt:
|
07/22/2004
| | | | |
Title:
|
USE OF IRREGULARLY SHAPED CONDUCTIVE FILLER FEATURES TO IMPROVE PLANARIZATION OF THE CONDUCTIVE LAYER WHILE REDUCING PARASITIC CAPACITANCE INTRODUCED BY THE FILLER FEATURES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/03/2004
|
Application #:
|
10359319
|
Filing Dt:
|
02/07/2003
|
Title:
|
METHOD OF FORMING A BI-DIRECTIONAL SYNCHRONIZATION CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/14/2004
|
Application #:
|
10369230
|
Filing Dt:
|
02/20/2003
|
Publication #:
|
|
Pub Dt:
|
08/26/2004
| | | | |
Title:
|
METHOD OF FORMING A VARIABLE PROPAGATION DELAY SEMICONDUCTOR DEVICE AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/02/2004
|
Application #:
|
10369471
|
Filing Dt:
|
02/21/2003
|
Publication #:
|
|
Pub Dt:
|
08/26/2004
| | | | |
Title:
|
METHOD OF FORMING AN RF DETECTOR AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/01/2005
|
Application #:
|
10373911
|
Filing Dt:
|
02/24/2003
|
Title:
|
METHODS FOR SIDEWALL PROTECTION OF METAL INTERCONNECT FOR UNLANDED VIAS USING PHYSICAL VAPOR DEPOSITION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2004
|
Application #:
|
10373912
|
Filing Dt:
|
02/24/2003
|
Title:
|
LOW VOLTAGE ENHANCED OUTPUT IMPEDANCE CURRENT MIRROR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2005
|
Application #:
|
10374099
|
Filing Dt:
|
02/27/2003
|
Publication #:
|
|
Pub Dt:
|
09/02/2004
| | | | |
Title:
|
POWER MANAGEMENT METHOD AND STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/21/2004
|
Application #:
|
10374630
|
Filing Dt:
|
02/27/2003
|
Publication #:
|
|
Pub Dt:
|
10/30/2003
| | | | |
Title:
|
STRUCTURE AND METHOD OF FORMING A MULTIPLE LEADFRAME SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/16/2004
|
Application #:
|
10384094
|
Filing Dt:
|
03/07/2003
|
Title:
|
STIMULATED QUICK START OSCILLATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
07/20/2004
|
Application #:
|
10387824
|
Filing Dt:
|
03/12/2003
|
Title:
|
DIFFERENTIAL NOR MEMORY CELL HAVING TWO FLOATING GATE TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/08/2004
|
Application #:
|
10389281
|
Filing Dt:
|
03/13/2003
|
Publication #:
|
|
Pub Dt:
|
11/20/2003
| | | | |
Title:
|
METHOD AND APPARATUS FOR NON-LINEAR TERMINATION OF A TRANSMISSION LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/2004
|
Application #:
|
10393333
|
Filing Dt:
|
03/20/2003
|
Title:
|
STABLE FLOATING GATE VOLTAGE REFERENCE USING INTERCONNECTED CURRENT-TO-VOLTAGE AND VOLTAGE-TO-CURRENT CONVERTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/16/2004
|
Application #:
|
10401082
|
Filing Dt:
|
03/27/2003
|
Title:
|
SWITCHED CAPACITOR VOLTAGE REFERENCE CIRCUITS USING TRANSCONDUCTANCE CIRCUIT TO GENERATE REFERENCE VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/2004
|
Application #:
|
10406526
|
Filing Dt:
|
04/03/2003
|
Publication #:
|
|
Pub Dt:
|
10/07/2004
| | | | |
Title:
|
STATIC RANDOM ACCESS MEMORY (SRAM) WITHOUT PRECHARGE CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2005
|
Application #:
|
10422137
|
Filing Dt:
|
04/24/2003
|
Publication #:
|
|
Pub Dt:
|
10/28/2004
| | | | |
Title:
|
DISTRIBUTED MEMORY AND LOGIC CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/21/2006
|
Application #:
|
10426225
|
Filing Dt:
|
04/29/2003
|
Title:
|
UP-CONVERSION OF A DOWN-CONVERTED BASEBAND SIGNAL IN A DIRECT CONVERSION ARCHITECTURE WITHOUT THE BASEBAND SIGNAL PASSING THROUGH ACTIVE ELEMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/26/2006
|
Application #:
|
10426383
|
Filing Dt:
|
04/29/2003
|
Title:
|
DIRECT CONVERSION RECEIVER FOR AMPLITUDE MODULATED SIGNALS USING LINEAR/LOG FILTERING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2006
|
Application #:
|
10430455
|
Filing Dt:
|
05/06/2003
|
Publication #:
|
|
Pub Dt:
|
11/11/2004
| | | | |
Title:
|
ADAPTIVE DIVERSITY RECEIVER ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2007
|
Application #:
|
10430656
|
Filing Dt:
|
05/06/2003
|
Title:
|
DIRECT CONVERSION RECEIVER WITH DIRECT CURRENT OFFSET CORRECTION CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10432537
|
Filing Dt:
|
05/22/2003
|
Publication #:
|
|
Pub Dt:
|
12/02/2004
| | | | |
Title:
|
CONTROLLED FREQUENCY POWER FACTOR CORRECTION CIRCUIT AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2005
|
Application #:
|
10442618
|
Filing Dt:
|
05/20/2003
|
Title:
|
BI-DIRECTIONAL CURRENT MEASUREMENT CIRCUIT THAT USES A TRANSCONDUCTANCE AMPLIFIER TO GENERATE A COPY CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/2008
|
Application #:
|
10442630
|
Filing Dt:
|
05/20/2003
|
Publication #:
|
|
Pub Dt:
|
11/25/2004
| | | | |
Title:
|
MULTI-FAULT PROTECTED HIGH SIDE SWITCH WITH CURRENT SENSE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/23/2004
|
Application #:
|
10446306
|
Filing Dt:
|
05/28/2003
|
Title:
|
SYMMETRIC AND COMPLEMENTARY DIFFERENTIAL AMPLIFIER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/24/2005
|
Application #:
|
10454870
|
Filing Dt:
|
06/06/2003
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
SEMICONDUCTOR POWER DEVICE HAVING A DIAMOND SHAPED METAL INTERCONNECT SCHEME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/12/2010
|
Application #:
|
10463979
|
Filing Dt:
|
06/17/2003
|
Publication #:
|
|
Pub Dt:
|
12/23/2004
| | | | |
Title:
|
LED DRIVER WITH INTEGRATED BIAS AND DIMMING CONTROL STORAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/14/2005
|
Application #:
|
10464100
|
Filing Dt:
|
06/19/2003
|
Publication #:
|
|
Pub Dt:
|
12/23/2004
| | | | |
Title:
|
METHOD OF FORMING A REFERENCE VOLTAGE GENERATOR AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2005
|
Application #:
|
10464971
|
Filing Dt:
|
06/20/2003
|
Publication #:
|
|
Pub Dt:
|
12/23/2004
| | | | |
Title:
|
METHOD OF FORMING A VERTICAL POWER SEMICONDUCTOR DEVICE AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/14/2006
|
Application #:
|
10498703
|
Filing Dt:
|
06/11/2004
|
Publication #:
|
|
Pub Dt:
|
01/27/2005
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND METHOD OF PRODUCING A HIGH CONTRAST IDENTIFICATION MARK
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/2006
|
Application #:
|
10600125
|
Filing Dt:
|
06/20/2003
|
Publication #:
|
|
Pub Dt:
|
10/07/2004
| | | | |
Title:
|
NON-VOLATILE MEMORY INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2008
|
Application #:
|
10602195
|
Filing Dt:
|
06/24/2003
|
Title:
|
DELAY LOCKED LOOP WITH FIXED ANGLE DE-SKEW, QUICK START AND LOW JITTER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/2006
|
Application #:
|
10603257
|
Filing Dt:
|
06/26/2003
|
Publication #:
|
|
Pub Dt:
|
12/30/2004
| | | | |
Title:
|
METHOD FOR MAKING A DIRECT CHIP ATTACH DEVICE AND STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2005
|
Application #:
|
10611714
|
Filing Dt:
|
07/01/2003
|
Publication #:
|
|
Pub Dt:
|
01/06/2005
| | | | |
Title:
|
DOUBLE-SIDED EXTENDED DRAIN FIELD EFFECT TRANSISTOR, AND INTEGRATED OVERVOLTAGE AND REVERSE VOLTAGE PROTECTION CIRCUIT THAT USES THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/2006
|
Application #:
|
10615171
|
Filing Dt:
|
07/09/2003
|
Publication #:
|
|
Pub Dt:
|
01/13/2005
| | | | |
Title:
|
SYMMETRICAL HIGH FREQUENCY SCR STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/18/2005
|
Application #:
|
10615440
|
Filing Dt:
|
07/07/2003
|
Title:
|
DUAL DIFFERENTIAL-INPUT AMPLIFIER HAVING WIDE INPUT RANGE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/2006
|
Application #:
|
10620259
|
Filing Dt:
|
07/15/2003
|
Publication #:
|
|
Pub Dt:
|
04/15/2004
| | | | |
Title:
|
LOW VOLTAGE TRANSIENT VOLTAGE SUPPRESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/2006
|
Application #:
|
10623390
|
Filing Dt:
|
07/18/2003
|
Publication #:
|
|
Pub Dt:
|
02/10/2005
| | | | |
Title:
|
DC/DC CONVERTER WITH DEPLETION MODE COMPOUND SEMICONDUCTOR FIELD EFFECT TRANSISTOR SWITCHING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2006
|
Application #:
|
10623392
|
Filing Dt:
|
07/18/2003
|
Publication #:
|
|
Pub Dt:
|
01/20/2005
| | | | |
Title:
|
METHOD OF MAKING A VERTICAL COMPOUND SEMICONDUCTOR FIELD EFFECT TRANSISTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2005
|
Application #:
|
10623870
|
Filing Dt:
|
07/18/2003
|
Publication #:
|
|
Pub Dt:
|
01/20/2005
| | | | |
Title:
|
SEMICONDUCTOR ASSEMBLY METHOD AND EQUIPMENT THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/2005
|
Application #:
|
10626256
|
Filing Dt:
|
07/23/2003
|
Publication #:
|
|
Pub Dt:
|
01/27/2005
| | | | |
Title:
|
SYSTEM AND METHOD FOR PROGRAMMING NON-VOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2005
|
Application #:
|
10637405
|
Filing Dt:
|
08/08/2003
|
Title:
|
CELL STRUCTURE FOR BIPOLAR INTEGRATED CIRCUITS AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2005
|
Application #:
|
10637840
|
Filing Dt:
|
08/08/2003
|
Title:
|
DIGITALLY CONTROLLED IMPEDANCE DRIVER MATCHING FOR WIDE VOLTAGE SWINGS AT INPUT/OUTPUT NODE AND HAVING PROGRAMMABLE STEP SIZE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2005
|
Application #:
|
10638181
|
Filing Dt:
|
08/11/2003
|
Publication #:
|
|
Pub Dt:
|
02/17/2005
| | | | |
Title:
|
METHOD OF FORMING A LEADFRAME FOR A SEMICONDUCTOR PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2005
|
Application #:
|
10638227
|
Filing Dt:
|
08/11/2003
|
Publication #:
|
|
Pub Dt:
|
02/17/2005
| | | | |
Title:
|
METHOD OF FORMING A HIGH EFFICIENCY POWER CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/11/2005
|
Application #:
|
10642539
|
Filing Dt:
|
08/18/2003
|
Publication #:
|
|
Pub Dt:
|
02/24/2005
| | | | |
Title:
|
METHOD OF FORMING A VARIABLE FREQUENCY OSCILLATOR AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/24/2010
|
Application #:
|
10642847
|
Filing Dt:
|
08/18/2003
|
Publication #:
|
|
Pub Dt:
|
04/15/2004
| | | | |
Title:
|
METHOD AND SYSTEM FOR PROCESSING SUBBAND SIGNALS USING ADAPTIVE FILTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10656982
|
Filing Dt:
|
09/05/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
PROGRAMMABLE ANALOG BIAS CIRCUITS USING FLOATING GATE CMOS TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2008
|
Application #:
|
10660222
|
Filing Dt:
|
09/10/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
DIGITAL POTENTIOMETER INCLUDING PLURAL BULK IMPEDANCE DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/2006
|
Application #:
|
10660232
|
Filing Dt:
|
09/10/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
DIGITAL POTENTIOMETER INCLUDING AT LEAST ONE BULK IMPEDANCE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
10662062
|
Filing Dt:
|
09/15/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
METHOD AND CIRCUIT FOR OPTIMIZING POWER EFFICIENCY IN A DC-DC CONVERTER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/16/2005
|
Application #:
|
10670978
|
Filing Dt:
|
09/26/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
DIFFERENTIAL TRANSISTOR AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2005
|
Application #:
|
10678769
|
Filing Dt:
|
10/06/2003
|
Publication #:
|
|
Pub Dt:
|
04/07/2005
| | | | |
Title:
|
POWER SWITCH STRUCTURE WITH LOW RDSON AND LOW CURRENT LIMIT AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2005
|
Application #:
|
10681813
|
Filing Dt:
|
10/07/2003
|
Publication #:
|
|
Pub Dt:
|
04/07/2005
| | | | |
Title:
|
LINEAR REGULATOR WITH OVERCURRENT PROTECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/2005
|
Application #:
|
10685091
|
Filing Dt:
|
10/14/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
POWER SYSTEM INHIBIT METHOD AND DEVICE AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/06/2005
|
Application #:
|
10685094
|
Filing Dt:
|
10/14/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
POWER CONTROL SYSTEM STARTUP METHOD AND CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2006
|
Application #:
|
10723948
|
Filing Dt:
|
11/26/2003
|
Publication #:
|
|
Pub Dt:
|
06/10/2004
| | | | |
Title:
|
DIGITAL POTENTIOMETER INCLUDING OUTPUT BUFFER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2006
|
Application #:
|
10729292
|
Filing Dt:
|
12/08/2003
|
Publication #:
|
|
Pub Dt:
|
06/16/2005
| | | | |
Title:
|
LATERAL FET STRUCTURE WITH IMPROVED BLOCKING VOLTAGE AND ON RESISTANCE PERFORMANCE AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10729892
|
Filing Dt:
|
12/08/2003
|
Publication #:
|
|
Pub Dt:
|
06/16/2005
| | | | |
Title:
|
METHOD OF FORMING A SEMICONDUCTOR PACKAGE AND LEADFRAME THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2007
|
Application #:
|
10741330
|
Filing Dt:
|
12/22/2003
|
Publication #:
|
|
Pub Dt:
|
06/23/2005
| | | | |
Title:
|
SEMICONDUCTOR DEVICE HAVING REDUCED GATE CHARGE AND REDUCED ON RESISTANCE AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2006
|
Application #:
|
10750267
|
Filing Dt:
|
01/02/2004
|
Publication #:
|
|
Pub Dt:
|
07/07/2005
| | | | |
Title:
|
HIGH ENERGY ESD STRUCTURE AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
05/30/2006
|
Application #:
|
10752772
|
Filing Dt:
|
01/08/2004
|
Publication #:
|
|
Pub Dt:
|
07/14/2005
| | | | |
Title:
|
METHOD OF FORMING AN EPROM CELL AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10762650
|
Filing Dt:
|
01/21/2004
|
Publication #:
|
|
Pub Dt:
|
07/21/2005
| | | | |
Title:
|
SWITCHED NOISE FILTER CIRCUIT FOR A DC-DC CONVERTER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2006
|
Application #:
|
10770233
|
Filing Dt:
|
02/02/2004
|
Title:
|
TEMPERATURE STABLE VOLTAGE REFERENCE CIRCUIT USING A METAL-SILICON SCHOTTKY DIODE FOR LOW VOLTAGE CIRCUIT APPLICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2006
|
Application #:
|
10773853
|
Filing Dt:
|
02/09/2004
|
Publication #:
|
|
Pub Dt:
|
08/11/2005
| | | | |
Title:
|
SEMICONDUCTOR DEVICE HAVING REDUCED CAPACITANCE TO SUBSTRATE AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2006
|
Application #:
|
10797537
|
Filing Dt:
|
03/11/2004
|
Publication #:
|
|
Pub Dt:
|
10/06/2005
| | | | |
Title:
|
HIGH VOLTAGE LATERAL FET STRUCTURE WITH IMPROVED ON RESISTANCE PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2006
|
Application #:
|
10805405
|
Filing Dt:
|
03/22/2004
|
Publication #:
|
|
Pub Dt:
|
09/22/2005
| | | | |
Title:
|
METHOD OF FORMING A TRANSISTOR DRIVER AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/14/2006
|
Application #:
|
10810864
|
Filing Dt:
|
03/29/2004
|
Publication #:
|
|
Pub Dt:
|
09/29/2005
| | | | |
Title:
|
LOW AUDIBLE NOISE POWER SUPPLY CONTROLLER AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
04/25/2006
|
Application #:
|
10811050
|
Filing Dt:
|
03/29/2004
|
Publication #:
|
|
Pub Dt:
|
09/29/2005
| | | | |
Title:
|
METHOD OF FORMING A FLOATING CHARGE PUMP AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/2007
|
Application #:
|
10813501
|
Filing Dt:
|
03/31/2004
|
Publication #:
|
|
Pub Dt:
|
10/06/2005
| | | | |
Title:
|
METHOD OF FORMING A SELF-GATED TRANSISTOR AND STRUCTURE THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10825720
|
Filing Dt:
|
04/16/2004
|
Publication #:
|
|
Pub Dt:
|
10/20/2005
| | | | |
Title:
|
SYSTEM AND METHOD FOR STARTUP BOOTSTRAP FOR INTERNAL REGULATORS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/21/2006
|
Application #:
|
10830171
|
Filing Dt:
|
04/23/2004
|
Publication #:
|
|
Pub Dt:
|
10/27/2005
| | | | |
Title:
|
SWITCH CONTROLLER FOR A POWER CONTROL SYSTEM AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2010
|
Application #:
|
10831017
|
Filing Dt:
|
04/22/2004
|
Title:
|
SPREAD SPECTRUM CONTROLLABLE DELAY CLOCK BUFFER WITH ZERO CYCLE SLIP
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/2005
|
Application #:
|
10840486
|
Filing Dt:
|
05/06/2004
|
Publication #:
|
|
Pub Dt:
|
10/21/2004
| | | | |
Title:
|
SEMICONDUCTOR BIDIRECTIONAL SWITCHING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2008
|
Application #:
|
10841330
|
Filing Dt:
|
05/10/2004
|
Publication #:
|
|
Pub Dt:
|
11/10/2005
| | | | |
Title:
|
SECONDARY SIDE POWER SUPPLY CONTROLLER AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2006
|
Application #:
|
10841670
|
Filing Dt:
|
05/10/2004
|
Publication #:
|
|
Pub Dt:
|
11/10/2005
| | | | |
Title:
|
METHOD OF FORMING A SUPER-JUNCTION SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2007
|
Application #:
|
10842393
|
Filing Dt:
|
05/10/2004
|
Publication #:
|
|
Pub Dt:
|
10/21/2004
| | | | |
Title:
|
SEMICONDUCTOR COMPONENT AND METHOD OF MANUFACTURING
|
|