skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:015494/0256   Pages: 7
Recorded: 12/23/2004
Conveyance: ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).
Total properties: 13
1
Patent #:
Issue Dt:
09/14/1999
Application #:
08926576
Filing Dt:
09/04/1997
Title:
SERIAL FLASH MEMORY
2
Patent #:
Issue Dt:
05/02/2000
Application #:
09318200
Filing Dt:
05/25/1999
Title:
SERIAL FLASH MEMORY
3
Patent #:
Issue Dt:
09/11/2001
Application #:
09433245
Filing Dt:
11/03/1999
Title:
FLASH MEMORY ARCHITECTURE AND METHOD OF OPERATION
4
Patent #:
Issue Dt:
06/05/2001
Application #:
09503982
Filing Dt:
02/14/2000
Title:
Non-volatile memory cell capable of being programmed and erased through substantially separate areas of one of its drain-side and source-side regions
5
Patent #:
Issue Dt:
11/27/2001
Application #:
09542802
Filing Dt:
04/04/2000
Title:
Powering dies on a semiconductor wafer through wafer scribe line areas
6
Patent #:
Issue Dt:
12/31/2002
Application #:
09668431
Filing Dt:
09/22/2000
Title:
AN INTEGRATED CIRCUIT HAVING AN EEPROM AND FLASH EPROM
7
Patent #:
Issue Dt:
07/09/2002
Application #:
09757088
Filing Dt:
01/08/2001
Title:
A STRUCTURE AND METHOD OF OPERATING AN ARRAY OF NON-VOLATILE MEMORY CELL WITH SOUCE-SIDE PROGRAMMING
8
Patent #:
Issue Dt:
04/22/2003
Application #:
09930011
Filing Dt:
08/14/2001
Publication #:
Pub Dt:
01/03/2002
Title:
TESTING DIES ON A SEMICONDUCTOR WAFER IN A SEQUENTIAL AND OVERLAPPING MANNER
9
Patent #:
Issue Dt:
06/24/2003
Application #:
09938266
Filing Dt:
08/23/2001
Publication #:
Pub Dt:
07/11/2002
Title:
NON-VOLATILE MEMORY ARCHITECTURE AND METHOD OF OPERATION
10
Patent #:
Issue Dt:
11/26/2002
Application #:
10099291
Filing Dt:
03/12/2002
Publication #:
Pub Dt:
07/11/2002
Title:
INTEGRATED CIRCUIT HAVING AN EEPROM AND FLASH EPROM
11
Patent #:
Issue Dt:
12/23/2003
Application #:
10100508
Filing Dt:
03/14/2002
Publication #:
Pub Dt:
11/21/2002
Title:
INTEGRATED CIRCUIT HAVING AN EEPROM AND FLASH EPROM USING A MEMORY CELL WITH SOURCE-SIDE PROGRAMMING
12
Patent #:
NONE
Issue Dt:
Application #:
10274517
Filing Dt:
10/18/2002
Publication #:
Pub Dt:
06/12/2003
Title:
Portable wireless storage unit
13
Patent #:
Issue Dt:
02/06/2007
Application #:
10340558
Filing Dt:
01/09/2003
Publication #:
Pub Dt:
11/27/2003
Title:
STRUCTURE AND METHOD FOR PARALLEL TESTING OF DIES ON A SEMICONDUCTOR WAFER
Assignor
1
Exec Dt:
12/09/2004
Assignee
1
2215-B RENAISSANCE DRIVE, SUITE 5
LAS VEGAS, NEVADA 89119
Correspondence name and address
TOWNSEND AND TOWNSEND AND CREW LLP
PATRICK R. JEWIK
TWO EMBARCADERO CENTER, EIGHTH FLOOR
SAN FRANCISCO, CALIFORNIA 94111-3834

Search Results as of: 05/24/2024 05:28 PM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT