Total properties:
547
Page
2
of
6
Pages:
1 2 3 4 5 6
|
|
Patent #:
|
|
Issue Dt:
|
09/02/1997
|
Application #:
|
08510862
|
Filing Dt:
|
08/03/1995
|
Title:
|
SEMICONDUCTOR CIRCUIT HAVING MOS CIRCUIT FOR USE IN STRONG ELECTRIC FIELD
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/1996
|
Application #:
|
08512222
|
Filing Dt:
|
08/07/1995
|
Title:
|
CLOCK SIGNAL GENERATING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/15/1998
|
Application #:
|
08512912
|
Filing Dt:
|
08/09/1995
|
Title:
|
BLOCK MASK AND CHARGED PARTICLE BEAM EXPOSURE METHOD AND APPARATUS USING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/1997
|
Application #:
|
08513641
|
Filing Dt:
|
08/10/1995
|
Title:
|
MOS STATIC RAM WITH IMPROVED SOFT ERROR RESISTANCE; HIGH-LEVEL SUPPLY VOLTAGE DROP DETECTION CIRCUIT AND COMPLEMENTARY SIGNAL TRANSITION DETECTION CIRCUIT FOR THE SAME; AND SEMICONDUCTOR DEVICE WITH IMPROVED INTERSIGNAL TIME MARGIN
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/1999
|
Application #:
|
08516410
|
Filing Dt:
|
08/17/1995
|
Title:
|
GLITCH NOISE PRODUCING SEMICONDUCTOR DEVICE FOR TESTING SEMICONDUCTOR COMPONENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/1997
|
Application #:
|
08516830
|
Filing Dt:
|
08/18/1995
|
Title:
|
ELECTRICALLY-ERASABLE ROM WITH PULSE-DRIVEN MEMORY CELL TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/25/1997
|
Application #:
|
08518688
|
Filing Dt:
|
08/24/1995
|
Title:
|
FLASH MEMORY DEVICE HAVING ERASE VERIFICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/24/1997
|
Application #:
|
08519812
|
Filing Dt:
|
08/25/1995
|
Title:
|
METHOD OF FORMING DIFFUSION LAYER AND METHOD OF MANUFACTURING NONVOLATILE SEMICONDUCTOR MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/1997
|
Application #:
|
08521439
|
Filing Dt:
|
08/30/1995
|
Title:
|
CHARGE-PUMP TYPE BOOSTER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/1997
|
Application #:
|
08521440
|
Filing Dt:
|
08/30/1995
|
Title:
|
PLASMA PROCESSING WITH INDUCTIVE COUPLING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/03/1997
|
Application #:
|
08527893
|
Filing Dt:
|
09/14/1995
|
Title:
|
METHOD OF MAKING A SEMICONDUCTOR DEVICE HAVING A SILICIDE LOCAL INTER- CONNECT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/29/1998
|
Application #:
|
08531449
|
Filing Dt:
|
09/21/1995
|
Title:
|
TEST BOARD FOR TESTING A SEMICONDUCTOR DEVICE AND METHOD OF TESTING THE SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/22/1997
|
Application #:
|
08540473
|
Filing Dt:
|
10/10/1995
|
Title:
|
MEMORY DEVICE HAVING VIRTUAL GROUND LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/14/1998
|
Application #:
|
08542622
|
Filing Dt:
|
10/13/1995
|
Title:
|
PLASMA PROCESSING WITH LESS DAMAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/05/1998
|
Application #:
|
08548736
|
Filing Dt:
|
10/26/1995
|
Title:
|
SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/1997
|
Application #:
|
08555232
|
Filing Dt:
|
11/08/1995
|
Title:
|
NONVOLATILE SEMICONDUCTOR MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/1997
|
Application #:
|
08588911
|
Filing Dt:
|
01/19/1996
|
Title:
|
SEMICONDUCTOR DEVICE HAVING A SUPPORTING LEAD TO SUPPORT A BYPASS LEAD PORTION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/1997
|
Application #:
|
08590362
|
Filing Dt:
|
01/25/1996
|
Title:
|
SEMICONDUCTOR DEVICE HAVING AN IMPROVED RELIABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/1999
|
Application #:
|
08592481
|
Filing Dt:
|
01/26/1996
|
Title:
|
SEMICONDUCTOR STORAGE DEVICE AND METHOD FOR FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/1997
|
Application #:
|
08593337
|
Filing Dt:
|
01/29/1996
|
Title:
|
MULTICHIP-MODULE HAVING AN HDI AND A TEMPORARY SUPPORTING SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/2000
|
Application #:
|
08597879
|
Filing Dt:
|
02/07/1996
|
Title:
|
METHOD FOR FORMING INSULATING FILM
|
|
|
Patent #:
|
|
Issue Dt:
|
11/10/1998
|
Application #:
|
08609840
|
Filing Dt:
|
03/01/1996
|
Title:
|
SEMICONDUCTOR DEVICE WITH IMPROVED HEAT DISSIPATION EFFICIENCY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/25/1997
|
Application #:
|
08610190
|
Filing Dt:
|
03/04/1996
|
Title:
|
CHARGED PARTICLE BEAM EXPOSURE SYSTEM AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/1997
|
Application #:
|
08611007
|
Filing Dt:
|
03/05/1996
|
Title:
|
METHOD OF PRODUCING A SEMICONDUCTOR DEVICE HAVING A LEAD PORTION WITH OUTER CONNECTING TERMINAL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/1998
|
Application #:
|
08612750
|
Filing Dt:
|
03/08/1996
|
Title:
|
TEST BOARD FOR TESTING A SEMICONDUCTOR DEVICE, METHOD OF TESTING THE SEMICONDUCTOR DEVICE, CONTACT DEVICE, TEST METHOD USING THE CONTACT DEVICE, AND TEST JIG FOR TESTING THE SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/1999
|
Application #:
|
08621597
|
Filing Dt:
|
03/26/1996
|
Title:
|
THIN FILM DEPOSITION METHOD, CAPACITOR DEVICE AND METHOD FOR FABRICATING THE SAME, AND SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2000
|
Application #:
|
08625675
|
Filing Dt:
|
04/03/1996
|
Title:
|
APPARATUS FOR SPIN COATING, A METHOD FOR SPIN COATING AND A METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/1998
|
Application #:
|
08626906
|
Filing Dt:
|
04/04/1996
|
Title:
|
METHOD OF AND SYSTEM FOR CHARGED PARTICLE BEAM EXPOSURE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/1998
|
Application #:
|
08630851
|
Filing Dt:
|
04/11/1996
|
Title:
|
SEMICONDUCTOR CIRCUIT WITH REDUCED P-N JUNCTION CAPACITANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/1997
|
Application #:
|
08630994
|
Filing Dt:
|
04/12/1996
|
Title:
|
TRANSIMPEDANCE AMPLIFIER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/1997
|
Application #:
|
08657484
|
Filing Dt:
|
05/23/1996
|
Title:
|
METHOD AND CIRCUIT FOR SHORTCIRCUITING DATA TRANSFER LINES AND SEMICONDUCTOR MEMORY DEVICE HAVING THE CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/01/1998
|
Application #:
|
08661011
|
Filing Dt:
|
06/10/1996
|
Title:
|
FABRICATION PROCESS OF A SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE HAVING A LOCAL INTERCONNECT PATTERN AND A SEMICONDUCTER INTEGRATED CIRCUIT DEVICE FABRICATED ACCORDING TO SUCH A FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/10/1998
|
Application #:
|
08666808
|
Filing Dt:
|
06/19/1996
|
Title:
|
DRY CLEANING PROCESS FOR CLEANING A SURFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/1997
|
Application #:
|
08668332
|
Filing Dt:
|
06/25/1996
|
Title:
|
SEMICONDUCTOR MEMORY WITH HIERARCHICAL BIT LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/1998
|
Application #:
|
08670256
|
Filing Dt:
|
06/20/1996
|
Title:
|
METHOD OF AND SYSTEM FOR CHARGED PARTICLE BEAM EXPOSURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2000
|
Application #:
|
08681978
|
Filing Dt:
|
07/30/1996
|
Title:
|
TIMING CONTROLLER AND CONTROLLED DELAY CIRCUIT FOR CONTROLLING TIMING OR DELAY TIME OF A SIGNAL BY CHANGING PHASE THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/1998
|
Application #:
|
08682134
|
Filing Dt:
|
07/17/1996
|
Title:
|
A MEHTOD FOR PLASMA DOWNSTREAM PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/1998
|
Application #:
|
08689794
|
Filing Dt:
|
08/13/1996
|
Title:
|
NONVOLATILE SEMICONDUCTOR MEMORY CAPABLE OF SELECTIVELY PERFORMING A PRE-CONDITIONING OF THRESHOLD VOLTAGE BEFORE AN ERASE SELF-TEST OF MEMORY CELLS AND A METHOD RELATED THEREWITH
|
|
|
Patent #:
|
|
Issue Dt:
|
10/06/1998
|
Application #:
|
08692861
|
Filing Dt:
|
07/30/1996
|
Title:
|
ELECTRICALLY-ERASABLE AND PROGRAMMABLE ROM WITH PULSE-DRIVEN MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/1998
|
Application #:
|
08692862
|
Filing Dt:
|
07/30/1996
|
Title:
|
ELECTRICALLY-ERASABLE ROM WITH PULSE-DRIVEN MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2001
|
Application #:
|
08693635
|
Filing Dt:
|
08/09/1996
|
Title:
|
MANUFACTURE OF SEMICONDUCTOR DEVICE WITH SALICIDE ELECTRODE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/1997
|
Application #:
|
08694288
|
Filing Dt:
|
08/08/1996
|
Title:
|
OPERATIONAL AMPLIFIER HAVING STABLE OPERATIONS FOR A WIDE RANGE OF SOURCE VOLTAGE, AND CURRENT DETECTOR CIRCUIT EMPLOYING A SMALL NUMBER OF ELEMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/02/1999
|
Application #:
|
08694521
|
Filing Dt:
|
08/09/1996
|
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE HAVING FUNDAMENTAL CELLS AND METHOD OF MANUFACTURING THE SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE USING THE FUNDAMENTAL CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/08/1998
|
Application #:
|
08696879
|
Filing Dt:
|
08/20/1996
|
Title:
|
INFORMATION STORAGE APPARATUS AND METHOD FOR OPERATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/31/1998
|
Application #:
|
08706829
|
Filing Dt:
|
09/03/1996
|
Title:
|
PROCESS FOR FABRICATING SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/1998
|
Application #:
|
08715327
|
Filing Dt:
|
09/18/1996
|
Title:
|
SEMICONDUCTOR DEVICE HAVING A THROUGH-HOLE FORMED ON DIFFUSED LAYER BY SELF-ALIGNMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/17/1998
|
Application #:
|
08716527
|
Filing Dt:
|
09/19/1996
|
Title:
|
NON-VOLATILE MEMORY WITH FLOATING GATE TYPE CELL TRANSISTORS AND METHOD FOR ADJUSTING THRESHOLD VALVES OF THESE TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/1999
|
Application #:
|
08718515
|
Filing Dt:
|
10/08/1996
|
Title:
|
METHOD FOR FORMING RESIST PATTERNS BY USING AN AMMONIUM OR MORPHOLINE COMPOUND AS A DEVELOPER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/22/1998
|
Application #:
|
08719399
|
Filing Dt:
|
09/24/1996
|
Title:
|
MANUFACTURE OF SEMICONDUCTOR DEVICE HAVING LOW CONTACT RESISTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/10/2000
|
Application #:
|
08721637
|
Filing Dt:
|
09/26/1996
|
Title:
|
SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/1998
|
Application #:
|
08721938
|
Filing Dt:
|
09/27/1996
|
Title:
|
METHOD OF FORMING FLOATING GATE TYPE NON-VOLATILE SEMICONDUCTOR MEMORY DEVICE HAVING SILICIDED SOURCE AND DRAIN REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/1998
|
Application #:
|
08722934
|
Filing Dt:
|
09/30/1996
|
Title:
|
REFERENCE VOLTAGE GENERATING CIRCUIT HAVING STEP-DOWN CIRCUIT OUTPUTTING A VOLTAGE EQUAL TO A REFERENCE VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/16/1997
|
Application #:
|
08736459
|
Filing Dt:
|
10/24/1996
|
Title:
|
METHOD AND DEVICE FOR PROXIMITY-EFFECT CORRECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/06/2000
|
Application #:
|
08744048
|
Filing Dt:
|
11/06/1996
|
Title:
|
DEVICE HAVING RESIN PACKAGE WITH PROJECTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/02/1999
|
Application #:
|
08745632
|
Filing Dt:
|
11/08/1996
|
Title:
|
CHARGED PARTICLE BEAM EXPOSURE SYSTEM AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/1998
|
Application #:
|
08754615
|
Filing Dt:
|
11/20/1996
|
Title:
|
SEMICONDUCTOR DEVICE WITH FIRST AND SECOND WELLS WHICH HAVE OPPOSITE CONDUCTIVITY TYPES AND A THIRD WELL REGION FORMED ON ONE OF THE FIRST AND SECOND WELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/02/1999
|
Application #:
|
08758861
|
Filing Dt:
|
12/02/1996
|
Title:
|
PHASE SHIFTER ARRANGING METHOD AND COMPUTER READABLE MEDIUM STORING PROGRAM FOR CARRYING OUT THE METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2000
|
Application #:
|
08762853
|
Filing Dt:
|
12/06/1996
|
Title:
|
BORON DOPING BY DECABORANE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2000
|
Application #:
|
08765589
|
Filing Dt:
|
12/17/1996
|
Title:
|
NONVOLATILE SEMICONDUCTOR MEMORY DEVICE CAPABLE OF SUPPRESSING A VARIATION OF THE BIT LINE POTENTIAL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/17/1998
|
Application #:
|
08794773
|
Filing Dt:
|
02/03/1997
|
Title:
|
REFERENCE VOLTAGE GENERATION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/10/1998
|
Application #:
|
08805317
|
Filing Dt:
|
02/24/1997
|
Title:
|
SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE UNIT HAVING BALL-GRID-ARRAY TYPE PACKAGE STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/18/2000
|
Application #:
|
08805752
|
Filing Dt:
|
02/25/1997
|
Title:
|
VACUUM PROCESSING METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/1999
|
Application #:
|
08805753
|
Filing Dt:
|
02/25/1997
|
Title:
|
FABRICATION PROCESS OF A SEMICONDUCTOR DEVICE INCLUDING GRINDING OF A SEMICONDUCTOR WAFER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/14/1999
|
Application #:
|
08805757
|
Filing Dt:
|
02/25/1997
|
Title:
|
VACUUM PROCESSING APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/23/1999
|
Application #:
|
08808811
|
Filing Dt:
|
02/28/1997
|
Title:
|
MULTI-CHIP SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/1999
|
Application #:
|
08809800
|
Filing Dt:
|
03/27/1997
|
Title:
|
SRAM DEVICE AND METHOD OF MANUFACTURING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/2004
|
Application #:
|
08810773
|
Filing Dt:
|
03/05/1997
|
Publication #:
|
|
Pub Dt:
|
05/24/2001
| | | | |
Title:
|
METHOD FOR THE FORMATION OF RESIST PATTERNS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/28/1999
|
Application #:
|
08816887
|
Filing Dt:
|
03/13/1997
|
Title:
|
METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2001
|
Application #:
|
08820357
|
Filing Dt:
|
03/12/1997
|
Title:
|
IC SOCKET, A TEST METHOD USING THE SAME AND AN IC SOCKET MOUNTING MECHANISM
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/1999
|
Application #:
|
08842534
|
Filing Dt:
|
04/15/1997
|
Title:
|
TRANSCURRENT CIRCUIT AND CURRENT-VOLTAGE TRANSFORMING CIRCUIT USING THE TRANSCURRENT CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/03/2001
|
Application #:
|
08847222
|
Filing Dt:
|
05/01/1997
|
Title:
|
SEMICONDUCTOR DEVICE HAVING A LEAD PORTION WITH OUTER CONNECTING TERMINALS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/04/2000
|
Application #:
|
08852159
|
Filing Dt:
|
05/06/1997
|
Title:
|
TEST BOARD AND A TEST METHOD USING THE SAME PROVIDING IMPROVED ELECTRICAL CONNECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/11/1999
|
Application #:
|
08859036
|
Filing Dt:
|
05/20/1997
|
Title:
|
SEMICONDUCTOR DEVICE HAVING A PLURALITY OF INPUT/OUT PUT CELL AREAS WITH REDUCED PITCHES THERE BETWEEN
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/1999
|
Application #:
|
08862878
|
Filing Dt:
|
05/27/1997
|
Title:
|
SEMICONDUCTOR IC DEVICE WITH TRANSISTORS OF DIFFERENT CHARACTERISTICS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/18/1999
|
Application #:
|
08865165
|
Filing Dt:
|
05/29/1997
|
Title:
|
SEMICONDUCTOR DEVICE HAVING AN INSULATION FILM OF LOW PERMITTIVITY AND A FABRICATION PROCESS THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
01/25/2000
|
Application #:
|
08870293
|
Filing Dt:
|
06/06/1997
|
Title:
|
MANUFACTURE METHOD OF SEMICONDUCTOR DEVICE WITH SUPPRESSED IMPURITY DIFFUSION FROM GATE ELECTRODE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/05/2002
|
Application #:
|
08876908
|
Filing Dt:
|
06/16/1997
|
Title:
|
HIGHLY INTEGRATED AND RELIABLE DRAM ADAPTED FOR SELF-ALIGNED CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
08878510
|
Filing Dt:
|
06/19/1997
|
Title:
|
DRAM SEMICONDUCTOR DEVICE INCLUDING OBLIQUE AREA IN ACTIVE REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2000
|
Application #:
|
08880443
|
Filing Dt:
|
06/24/1997
|
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT AND METHOD FOR MAKING WIRING LAYOUT OF SEMICONDUCTOR INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/1998
|
Application #:
|
08882399
|
Filing Dt:
|
06/25/1997
|
Title:
|
DATA OUTPUT CIRCUIT, INTERMEDIATE POTENTIAL SETTING CIRCUIT, AND SEMICONDUCTOR INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/1999
|
Application #:
|
08886013
|
Filing Dt:
|
06/30/1997
|
Title:
|
SEMICONDUCTOR DEVICE AND HEAT SINK USED THEREIN
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/1998
|
Application #:
|
08890888
|
Filing Dt:
|
07/10/1997
|
Title:
|
PULSE SIGNAL SHAPER IN A SEMICONDUCTOR INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/04/2001
|
Application #:
|
08890991
|
Filing Dt:
|
07/10/1997
|
Title:
|
SEMICONDUCTOR DEVICE WITH SELF-ALIGNED CONTACT AND ITS MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/1998
|
Application #:
|
08892066
|
Filing Dt:
|
07/14/1997
|
Title:
|
SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/15/1998
|
Application #:
|
08892976
|
Filing Dt:
|
07/15/1997
|
Title:
|
CHARGED PARTICLE BEAM EXPOSURE METHOD AND CHARGED PARTICLE BEAM EXPOSURE APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/27/1998
|
Application #:
|
08893072
|
Filing Dt:
|
07/15/1997
|
Title:
|
SEMICONDUCTOR MEMORY WITH HIERARCHICAL BIT LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/18/1999
|
Application #:
|
08901279
|
Filing Dt:
|
07/29/1997
|
Title:
|
SEMICONDUCTOR DEVICE HAVING A DIELECTRIC FILM AND A FABRICATION PROCESS THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
07/11/2000
|
Application #:
|
08902278
|
Filing Dt:
|
07/29/1997
|
Title:
|
METHOD OF FABRICATING A SEMICONDUCTOR DEVICE USING A CMP PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/31/1999
|
Application #:
|
08904441
|
Filing Dt:
|
07/31/1997
|
Title:
|
SUM-OF-PRODUCTS ARITHMETIC UNIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2000
|
Application #:
|
08912371
|
Filing Dt:
|
08/18/1997
|
Title:
|
SEMICONDUCTOR DEVICE IN WHICH CHIP ELECTRODDES ARE CONNECTED TO TERNINALS ARRANGED ALONG THE PERIPHERY AOF AN INSULATIVE BOARD
|
|
|
Patent #:
|
|
Issue Dt:
|
10/27/1998
|
Application #:
|
08915140
|
Filing Dt:
|
08/20/1997
|
Title:
|
ESD TOLERATED SOI DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/02/1999
|
Application #:
|
08924958
|
Filing Dt:
|
09/08/1997
|
Title:
|
SEMICONDUCTOR DEVICE AND ASSEMBLY BOARD HAVING THOUGH-HOLES FILLED WITH FILLING CORE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/01/2002
|
Application #:
|
08928770
|
Filing Dt:
|
09/12/1997
|
Publication #:
|
|
Pub Dt:
|
01/10/2002
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/2000
|
Application #:
|
08931444
|
Filing Dt:
|
09/16/1997
|
Title:
|
SYNCHRONIZING CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/16/1999
|
Application #:
|
08931935
|
Filing Dt:
|
09/17/1997
|
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE WITH VOLTAGE PAHERNS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/28/1999
|
Application #:
|
08953685
|
Filing Dt:
|
10/17/1997
|
Title:
|
FABRICATION PROCESS OF A SEMICONDUCTOR DEVICE INCLUDING A DICING PROCESS OF A SEMICONDUCTOR WAFER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/16/1999
|
Application #:
|
08960314
|
Filing Dt:
|
10/29/1997
|
Title:
|
METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE USING TOP ANTIREFLECTION FILM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/04/2000
|
Application #:
|
08961242
|
Filing Dt:
|
10/30/1997
|
Title:
|
SEMICONDUCTOR DEVICE MANUFACTURING METHOD INCLUDING ASHING PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2000
|
Application #:
|
08961243
|
Filing Dt:
|
10/30/1997
|
Title:
|
SEMICONDUCTOR DEVICE INCLUDING A FRAME TERMINAL
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/1999
|
Application #:
|
08964331
|
Filing Dt:
|
11/04/1997
|
Title:
|
METHOD OF PROVIDING CHANGED PARTICLE BEAM EXPOSURE IN WHICH REPRESENTATION ALIGNING MARKS ON AN OBJECT ARE DETECTED TO CALCULATE AN ACTUAL POSITION TO PERFORM EXPOSURE
|
|