|
|
Patent #:
|
|
Issue Dt:
|
05/06/2003
|
Application #:
|
09870851
|
Filing Dt:
|
05/30/2001
|
Title:
|
SLOPED SIDEWALL VIA FOR INTEGRATED CIRCUIT STRUCTURE TO SUPPRESS VIA POISONING AND PROCESS FOR FORMING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
11/05/2002
|
Application #:
|
09870949
|
Filing Dt:
|
05/31/2001
|
Title:
|
METHOD AND APPARATUS FOR TESTING HIGH FREQUENCY DELAY LOCKED LOOPS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2003
|
Application #:
|
09871023
|
Filing Dt:
|
05/31/2001
|
Title:
|
PROGRAMMABLE SELF TIME CIRCUITRY FOR MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/08/2002
|
Application #:
|
09871129
|
Filing Dt:
|
05/31/2001
|
Title:
|
IC TIMING ANALYSIS WITH KNOWN FALSE PATHS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/2004
|
Application #:
|
09871177
|
Filing Dt:
|
05/31/2001
|
Title:
|
OUT OF ORDER EXECUTION MEMORY ACCESS REQUEST FIFO
|
|
|
Patent #:
|
|
Issue Dt:
|
06/24/2003
|
Application #:
|
09872058
|
Filing Dt:
|
05/31/2001
|
Title:
|
PROCESS FOR FORMING A LOW K CARBON-DOPED SILICON OXIDE DIELECTRIC MATERIAL ON AN INTEGRATED CIRCUIT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
09872246
|
Filing Dt:
|
05/31/2001
|
Title:
|
DYNAMIC BREAK LOOP FOR CLOSED LOOP UNMANAGED STACKING SWITCHES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/2004
|
Application #:
|
09872486
|
Filing Dt:
|
05/31/2001
|
Title:
|
CREATION OF SYNCHRONIZATION MARKS IN MULTILEVEL OPTICAL DATA STORAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/27/2007
|
Application #:
|
09872582
|
Filing Dt:
|
06/04/2001
|
Title:
|
TESTING IMPLEMENTATION SUITABLE FOR BUILT-IN SELF-REPAIR (BISR) MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/15/2004
|
Application #:
|
09872643
|
Filing Dt:
|
06/01/2001
|
Title:
|
METHOD TO PROTECT AND RECOVER A WRITE AHEAD LOG FROM INTERRUPTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2004
|
Application #:
|
09872661
|
Filing Dt:
|
06/01/2001
|
Title:
|
METHOD AND APPARATUS FOR PERFORMING EFFICIENT RESEEKS IN AN OPTICAL STORAGE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/11/2003
|
Application #:
|
09872883
|
Filing Dt:
|
06/01/2001
|
Title:
|
ADDRESS TRANSLATION CIRCUIT FOR PROCESSORS UTILIZING A SINGLE CODE IMAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/2002
|
Application #:
|
09875314
|
Filing Dt:
|
06/28/2003
|
Title:
|
METHOD OF CLOCK BUFFER PARTITIONING TO MINIMIZE CLOCK SKEW FOR AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
08/27/2002
|
Application #:
|
09876736
|
Filing Dt:
|
06/06/2001
|
Title:
|
METHOD OF GENERATING AN OPTIMAL CLOCK BUFFER SET FOR MINIMIZING CLOCK SKEW IN BALANCED CLOCK TREES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/14/2002
|
Application #:
|
09876749
|
Filing Dt:
|
06/06/2001
|
Publication #:
|
|
Pub Dt:
|
11/15/2001
| | | | |
Title:
|
ON-CHIP SINGLE LAYER HORIZONTAL DEFLECTING WAVEGUIDE AND DAMASCENE METHOD OF FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/07/2003
|
Application #:
|
09876854
|
Filing Dt:
|
06/07/2001
|
Publication #:
|
|
Pub Dt:
|
11/29/2001
| | | | |
Title:
|
PROGRAMMABLE WRITE SIGNAL GENERATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
09878142
|
Filing Dt:
|
06/08/2001
|
Title:
|
LINE DRIVER FOR ASYMMETRIC DIGITAL SUBSCRIBER LINE SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/14/2004
|
Application #:
|
09878499
|
Filing Dt:
|
06/11/2001
|
Title:
|
HARD MACRO HAVING AN ANTENNA RULE VIOLATION FREE INPUT/OUTPUT PORTS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/01/2004
|
Application #:
|
09878594
|
Filing Dt:
|
06/11/2001
|
Title:
|
BLOCK MOVE ENGINE WITH MACROBLOCK ADDRESSING MODES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2007
|
Application #:
|
09878604
|
Filing Dt:
|
06/11/2001
|
Title:
|
MULTI-STAGE FILTER CIRCUIT AND DIGITAL SIGNAL PROCESSING CIRCUIT EMPLOYING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/2002
|
Application #:
|
09878741
|
Filing Dt:
|
06/11/2001
|
Title:
|
OPTICAL INTENSITY MODIFIER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/05/2005
|
Application #:
|
09878820
|
Filing Dt:
|
06/11/2001
|
Publication #:
|
|
Pub Dt:
|
12/12/2002
| | | | |
Title:
|
PLASMA TREATMENT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/27/2002
|
Application #:
|
09879297
|
Filing Dt:
|
06/12/2001
|
Title:
|
RTL BACK ANNOTATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/2003
|
Application #:
|
09879380
|
Filing Dt:
|
06/12/2001
|
Title:
|
OPTIMAL CLOCK TIMING SCHEDULE FOR AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2006
|
Application #:
|
09879416
|
Filing Dt:
|
06/12/2001
|
Title:
|
DELAY-LOCKED LOOP WITH BUILT-IN SELF-TEST OF PHASE MARGIN
|
|
|
Patent #:
|
|
Issue Dt:
|
09/10/2002
|
Application #:
|
09879417
|
Filing Dt:
|
06/12/2001
|
Title:
|
METHOD OF ANALYZING STATIC CURRENT TEST VECTORS WITH REDUCED FILE SIZES FOR SEMICONDUCTOR INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2004
|
Application #:
|
09879506
|
Filing Dt:
|
06/12/2001
|
Title:
|
METHOD OF ANALYZING STATIC CURRENT TEST VECTORS FOR SEMICONDUCTOR INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/17/2002
|
Application #:
|
09879642
|
Filing Dt:
|
06/12/2001
|
Title:
|
METHOD AND APPRATUS FOR REMOVING PHOTORESIST EDGE BEADS FROM THIN FILM SUBSTRATES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2004
|
Application #:
|
09879643
|
Filing Dt:
|
06/12/2001
|
Title:
|
PROCESS FOR FAST CELL PLACEMENT IN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
09879664
|
Filing Dt:
|
06/12/2001
|
Title:
|
MASK CORRECTION FOR PHOTOLITHOGRAPHIC PROCESSES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/20/2004
|
Application #:
|
09879783
|
Filing Dt:
|
06/12/2001
|
Title:
|
COMPOSITION WITH EMC SHIELDING CHARACTERISTICS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/28/2004
|
Application #:
|
09879824
|
Filing Dt:
|
06/11/2001
|
Title:
|
METHOD AND APPARATUS FOR CONTROLLING OSCILLATION AMPLITUDE AND OSCILLATION FREQUENCY OF CRYSTAL OSCILLATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2005
|
Application #:
|
09879841
|
Filing Dt:
|
06/12/2001
|
Title:
|
METHOD AND APPARATUS FOR OPTIMIZING THE TIMING OF INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/2002
|
Application #:
|
09879845
|
Filing Dt:
|
06/12/2001
|
Title:
|
EPSILON-DISCREPANT SELF-TEST TECHNIQUE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/2003
|
Application #:
|
09879846
|
Filing Dt:
|
06/12/2001
|
Title:
|
MASK CORRECTION OPTIMIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/11/2004
|
Application #:
|
09880283
|
Filing Dt:
|
06/13/2001
|
Publication #:
|
|
Pub Dt:
|
07/18/2002
| | | | |
Title:
|
APPARATUS AND METHOD PROVIDING A MIRROR AVERAGING FUNCTION TO GENERATE A MIRROR SIGNAL FROM OPTICAL DATA ON AN OPTICAL DISC
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/2006
|
Application #:
|
09880291
|
Filing Dt:
|
06/13/2001
|
Title:
|
TRIPLE CONVERSION RF TUNER WITH SYNCHRONOUS LOCAL OSCILLATORS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/11/2002
|
Application #:
|
09880491
|
Filing Dt:
|
06/13/2001
|
Title:
|
LOW POWER HIGH DENSITY ASYNCHRONOUS MEMORY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/2003
|
Application #:
|
09880492
|
Filing Dt:
|
06/13/2001
|
Title:
|
METHOD AND/OR ARCHITECTURE FOR IMPLEMENTING A VARIABLE GAIN AMPLIFIER CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/2002
|
Application #:
|
09880607
|
Filing Dt:
|
06/12/2001
|
Title:
|
GENERATING STANDARD DELAY FORMAT FILES WITH CONDITIONAL PATH DELAY FOR DESIGNING INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
09880675
|
Filing Dt:
|
06/13/2001
|
Title:
|
SCAN METHOD FOR BUILT-IN-SELF-REPAIR (BISR)
|
|
|
Patent #:
|
|
Issue Dt:
|
07/05/2005
|
Application #:
|
09881151
|
Filing Dt:
|
06/14/2001
|
Title:
|
CONVERTER DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/25/2002
|
Application #:
|
09881365
|
Filing Dt:
|
06/14/2001
|
Title:
|
FEEDBACK CONTROL OF CLOCK DUTY CYCLE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/2003
|
Application #:
|
09881512
|
Filing Dt:
|
06/14/2001
|
Publication #:
|
|
Pub Dt:
|
11/29/2001
| | | | |
Title:
|
EFFICIENT IMPLEMENTATION OF FIRST-IN-FIRST-OUT MEMORIES FOR MULTI-PROCESSOR SYSTEMS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/2002
|
Application #:
|
09881570
|
Filing Dt:
|
06/13/2001
|
Title:
|
SWITCHED-CAPACITOR DAC/CONTINOUS-TIME RECONSTRUCTION FILTER INTERFACE CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2006
|
Application #:
|
09881584
|
Filing Dt:
|
06/14/2001
|
Title:
|
SYSTEM AND METHOD FOR DATA VERIFICATION IN A RAID SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2003
|
Application #:
|
09882114
|
Filing Dt:
|
06/15/2001
|
Title:
|
METHOD OF CONTROL CELL PLACEMENT TO MINIMIZE CONNECTION LENGTH AND CELL DELAY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/07/2003
|
Application #:
|
09882124
|
Filing Dt:
|
06/14/2001
|
Title:
|
PROCESS FOR SELECTIVE POLISHING OF METAL-FILLED TRENCHES OF INTEGRATED CIRCUIT STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2003
|
Application #:
|
09882404
|
Filing Dt:
|
06/12/2001
|
Title:
|
FUSE CONSTRUCTION FOR INTEGRATED CIRCUIT STRUCTURE HAVING LOW DIELECTRIC CONSTANT DIELECTRIC MATERIAL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/2002
|
Application #:
|
09882497
|
Filing Dt:
|
06/15/2001
|
Title:
|
AMPLIFIER CIRCUIT FOR LINE DRIVER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/2004
|
Application #:
|
09882499
|
Filing Dt:
|
06/15/2001
|
Title:
|
AMPLIFIER AND LINE DRIVER FOR BROADBAND COMMUNICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/23/2004
|
Application #:
|
09882786
|
Filing Dt:
|
06/15/2001
|
Title:
|
TESTING IMPLEMENTATION FOR SIGNAL CHARACTERIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/17/2003
|
Application #:
|
09882899
|
Filing Dt:
|
06/15/2001
|
Title:
|
METHOD FOR REDUCING SIMULATION OVERHEAD FOR EXTERNAL MODELS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/11/2003
|
Application #:
|
09882977
|
Filing Dt:
|
06/15/2001
|
Title:
|
DESIGN SIMPLICITY OF VERY HIGH-SPEED SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/07/2004
|
Application #:
|
09883139
|
Filing Dt:
|
06/15/2001
|
Title:
|
METHOD TO SUPPORT GENERAL ENCLOSURE WIRING WHEN ASSOCIATING SES DATA WITH PHYSICAL DEVICE ON A FIBER CHANNEL LOOP WITH SOFT ADDRESSES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2003
|
Application #:
|
09883141
|
Filing Dt:
|
06/15/2001
|
Title:
|
DATA STORAGE SYSTEM AND METHOD FOR MANAGING CRITICAL DATA IN AN N-WAY MIRRORED STORAGE DEVICE USING FIRST AND SECOND SEQUENCE NUMBERS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/2004
|
Application #:
|
09883142
|
Filing Dt:
|
06/15/2001
|
Title:
|
SYSTEM AND METHOD FOR READING AND WRITING N-WAY MIRRORED STORAGE DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2006
|
Application #:
|
09883733
|
Filing Dt:
|
06/18/2001
|
Title:
|
PSEUDO-RANDOM ONE-TO-ONE CIRCUIT SYNTHESIS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/14/2005
|
Application #:
|
09883761
|
Filing Dt:
|
06/18/2001
|
Publication #:
|
|
Pub Dt:
|
06/27/2002
| | | | |
Title:
|
METHOD AND APPARATUS FOR ESTIMATION OF ERROR IN DATA RECOVERY SCHEMES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/2003
|
Application #:
|
09884327
|
Filing Dt:
|
06/19/2001
|
Title:
|
INVERTING LEVEL SHIFTER WITH START-UP CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/25/2002
|
Application #:
|
09884711
|
Filing Dt:
|
06/18/2001
|
Title:
|
UNIVERSAL TEST COUPON FOR PERFORMING PREQUALIFICATION TESTS ON SUBSTRATES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/16/2005
|
Application #:
|
09884736
|
Filing Dt:
|
06/19/2001
|
Title:
|
PLASMA TREATMENT OF LOW DIELECTRIC CONSTANT DIELECTRIC MATERIAL TO FORM STRUCTURES USEFUL IN FORMATION OF METAL INTERCONNECTS AND/OR FILLED VIAS FOR INTEGRATED CIRCUIT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2005
|
Application #:
|
09884805
|
Filing Dt:
|
06/18/2001
|
Publication #:
|
|
Pub Dt:
|
11/01/2001
| | | | |
Title:
|
CONFINEMENT DEVICE FOR USE IN DRY ETCHING OF SUBSTRATE SURFACE AND METHOD OF DRY ETCHING A WAFER SURFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/01/2002
|
Application #:
|
09885299
|
Filing Dt:
|
06/20/2001
|
Title:
|
HIGH DENSITY SIGNAL ROUTING
|
|
|
Patent #:
|
|
Issue Dt:
|
09/03/2002
|
Application #:
|
09885491
|
Filing Dt:
|
06/20/2001
|
Title:
|
SPLITTING AND ASSIGNING POWER PLANES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2003
|
Application #:
|
09885497
|
Filing Dt:
|
06/19/2001
|
Title:
|
METHOD OF SHALLOW TRENCH ISOLATION FORMATION AND PLANARIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2003
|
Application #:
|
09885589
|
Filing Dt:
|
06/19/2001
|
Title:
|
METHOD IN INTEGRATING CLOCK TREE SYNTHESIS AND TIMING OPTIMIZATION FOR AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/2003
|
Application #:
|
09885596
|
Filing Dt:
|
06/19/2001
|
Title:
|
METHOD OF GLOBAL PLACEMENT OF CONTROL CELLS AND HARDMAC PINS IN A DATAPATH MACRO FOR AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
07/06/2004
|
Application #:
|
09885687
|
Filing Dt:
|
06/19/2001
|
Title:
|
SEMICONDUCTOR DEVICE PACKAGE SUBSTRATE PROBE FIXTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/18/2003
|
Application #:
|
09885896
|
Filing Dt:
|
06/20/2001
|
Title:
|
MODULAR COLLECTION OF SPARE GATES FOR USE IN HIERARCHICAL INTEGRATED CIRCUIT DESIGN PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2005
|
Application #:
|
09887131
|
Filing Dt:
|
06/22/2001
|
Title:
|
PROCESS INDEPENDENT ALIGNMENT MARKS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2003
|
Application #:
|
09887838
|
Filing Dt:
|
06/22/2001
|
Publication #:
|
|
Pub Dt:
|
03/14/2002
| | | | |
Title:
|
TRANSCONDUCTANCE CONTINUOUS TIME FILTER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/31/2004
|
Application #:
|
09888207
|
Filing Dt:
|
06/22/2001
|
Title:
|
POWER SEQUENCE PROTECTION FOR A LEVEL SHIFTER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/08/2004
|
Application #:
|
09888302
|
Filing Dt:
|
06/21/2001
|
Title:
|
WAFER HOLDER FOR BACKSIDE VIEWING FRONTSIDE PROBING ON AUTOMATED WAFER PROBE STATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/19/2002
|
Application #:
|
09888866
|
Filing Dt:
|
06/25/2001
|
Title:
|
HIGH SPEED TCP/IP STACK IN SILICON
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/2003
|
Application #:
|
09891648
|
Filing Dt:
|
06/26/2001
|
Title:
|
METHOD TO REDUCE POWER BUS TRANSIENTS IN SYNCHRONOUS INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/2003
|
Application #:
|
09892241
|
Filing Dt:
|
06/26/2001
|
Title:
|
METHOD OF CONTROL CELL PLACEMENT FOR DATAPATH MACROS IN INTEGRATED CIRCUIT DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/2003
|
Application #:
|
09892250
|
Filing Dt:
|
06/27/2001
|
Title:
|
PROCESS FOR FORMING INTEGRATED CIRCUIT STRUCTURE WITH LOW DIELECTRIC CONSTANT MATERIAL BETWEEN CLOSELY SPACED APART METAL LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2003
|
Application #:
|
09894618
|
Filing Dt:
|
06/27/2001
|
Title:
|
TIMING DRIVEN INTERCONNECT ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2003
|
Application #:
|
09894643
|
Filing Dt:
|
06/27/2001
|
Title:
|
MASK-PROGRAMMABLE ROM CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/2003
|
Application #:
|
09895668
|
Filing Dt:
|
06/29/2001
|
Title:
|
METHOD FOR ESTIMATING CELL POROSITY OF HARDMACS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/02/2004
|
Application #:
|
09896363
|
Filing Dt:
|
06/28/2001
|
Title:
|
DUAL LAYER BARRIER FILM TECHNIQUES TO PREVENT RESIST POISONING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/2002
|
Application #:
|
09896958
|
Filing Dt:
|
06/29/2001
|
Title:
|
SILICON CARBIDE CMOS CHANNEL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2004
|
Application #:
|
09897517
|
Filing Dt:
|
06/29/2001
|
Title:
|
SHALLOW JUNCTION FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/05/2002
|
Application #:
|
09897828
|
Filing Dt:
|
06/29/2001
|
Title:
|
DEFECT SCREENING USING DELTA VDD
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2004
|
Application #:
|
09898194
|
Filing Dt:
|
07/02/2001
|
Title:
|
PROCESS FOR REMOVAL OF PHOTORESIST MASK USED FOR MAKING VIAS IN LOW K CARBON-DOPED SILICON OXIDE DIELECTRIC MATERIAL, AND FOR REMOVAL OF ETCH RESIDUES FROM FORMATION OF VIAS AND REMOVAL OF PHOTORESIST MASK
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/2003
|
Application #:
|
09898267
|
Filing Dt:
|
07/03/2001
|
Title:
|
REDUCED PARTICULATE ETCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/15/2006
|
Application #:
|
09900940
|
Filing Dt:
|
07/09/2001
|
Title:
|
BLOCK MOVE ENGINE WITH SCALING AND/OR FILTERING FOR VIDEO OR GRAPHICS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/13/2002
|
Application #:
|
09906331
|
Filing Dt:
|
07/16/2001
|
Title:
|
METHOD OF COUPLING CAPACITANCE REDUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/20/2002
|
Application #:
|
09907202
|
Filing Dt:
|
07/17/2001
|
Title:
|
SYSTEM AND METHOD FOR PROVIDING ROW REDUNDANCY WITH NO TIMING PENALTY FOR BUILT-IN-SELF-REPAIR (BISR) IN HIGH DENSITY MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/03/2002
|
Application #:
|
09907424
|
Filing Dt:
|
07/17/2001
|
Title:
|
BARRIER AND SEED LAYER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
09909175
|
Filing Dt:
|
07/19/2001
|
Title:
|
ARRANGEMENT AND METHOD FOR CONTROLLING THE TRANSMISSION OF A LIGHT SIGNAL BASED ON INTENSITY OF A RECEIVED LIGHT SIGNAL
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2005
|
Application #:
|
09910088
|
Filing Dt:
|
07/20/2001
|
Title:
|
METHODS AND APPARATUS FOR BOOTING A HOST ADAPTER DEVICE DEVOID OF NONVOLATILE PROGRAM MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/02/2003
|
Application #:
|
09910464
|
Filing Dt:
|
07/19/2001
|
Publication #:
|
|
Pub Dt:
|
03/21/2002
| | | | |
Title:
|
METHOD AND APPARATUS FOR READING AND WRITING A MULTILEVEL SIGNAL FROM AN OPTICAL DISC
|
|
|
Patent #:
|
|
Issue Dt:
|
05/04/2004
|
Application #:
|
09910658
|
Filing Dt:
|
07/20/2001
|
Title:
|
METHODS AND APPARATUS FOR SAVING AND RESTORING SCATTER/GATHER LIST PROCESSING CONTEXT IN INTELLIGENT CONTROLLERS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/2003
|
Application #:
|
09911209
|
Filing Dt:
|
07/23/2001
|
Publication #:
|
|
Pub Dt:
|
12/27/2001
| | | | |
Title:
|
HIGH VOLTAGE CRYSTAL CONTROLLED OSCILLATOR FOR AN ELECTRONIC PEN USED WITH AN ELECTROSTATIC DIGITIZING TABLET
|
|
|
Patent #:
|
|
Issue Dt:
|
08/13/2002
|
Application #:
|
09915237
|
Filing Dt:
|
07/25/2001
|
Title:
|
PROCESS, VOLTAGE AND TEMPERATURE INDEPENDENT CLOCK TREE DESKEW CIRCUITRY-ACTIVE DRIVE METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
04/25/2006
|
Application #:
|
09915833
|
Filing Dt:
|
07/26/2001
|
Title:
|
METHOD FOR MULTIPROCESSOR COMMUNICATION WITHIN A SHARED MEMORY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2006
|
Application #:
|
09916924
|
Filing Dt:
|
07/27/2001
|
Title:
|
SYSTEM AND METHOD FOR STATE RESTORATION IN A DIAGNOSTIC MODULE FOR A HIGH-SPEED MICROPROCESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2005
|
Application #:
|
09916958
|
Filing Dt:
|
07/27/2001
|
Title:
|
DESIGN SYSTEM UPGRADE MIGRATION
|
|