Patent Assignment Details
NOTE:Results display only for issued patents and published applications.
For pending or abandoned applications please consult USPTO staff.
|
Reel/Frame: | 040312/0594 | |
| Pages: | 3 |
| | Recorded: | 11/14/2016 | | |
Attorney Dkt #: | X-4980 US |
Conveyance: | ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). |
|
Total properties:
1
|
|
Patent #:
|
|
Issue Dt:
|
10/23/2018
|
Application #:
|
15350957
|
Filing Dt:
|
11/14/2016
|
Title:
|
PARTITIONING CIRCUIT DESIGNS FOR IMPLEMENTATION WITHIN MULTI-DIE INTEGRATED CIRCUITS
|
|
Assignee
|
|
|
2100 LOGIC DRIVE |
SAN JOSE, CALIFORNIA 95124 |
|
Correspondence name and address
|
|
XILINX, INC.
|
|
2100 LOGIC DR
|
|
ATTN: LEGAL DEPT
|
|
SAN JOSE, CA 95124
|
Search Results as of:
05/31/2024 07:36 AM
If you have any comments or questions concerning the data displayed,
contact
PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified:
August 25, 2017 v.2.6
|