skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:037447/0703   Pages: 7
Recorded: 01/06/2016
Attorney Dkt #:81495389US02
Conveyance: CORRECTIVE ASSIGNMENT TO CORRECT THE INVENTOR NAME MICHIEL JOS MICHIEL VAN DUUREN PREVIOUSLY RECORDED ON REEL 031731 FRAME 0647. ASSIGNOR(S) HEREBY CONFIRMS THE CORRECT NAME MICHIEL JOS VAN DUUREN.
Total properties: 1
1
Patent #:
Issue Dt:
02/23/2016
Application #:
14098923
Filing Dt:
12/06/2013
Publication #:
Pub Dt:
06/19/2014
Title:
METHOD OF PROCESSING A SILICON WAFER AND A SILICON INTEGRATED CIRCUIT
Assignors
1
Exec Dt:
02/26/2013
2
Exec Dt:
11/27/2013
3
Exec Dt:
02/22/2013
4
Exec Dt:
02/26/2013
5
Exec Dt:
02/26/2013
Assignee
1
HIGH TECH CAMPUS 60
EINDHOVEN, NETHERLANDS 5656 AG
Correspondence name and address
INTELLECTUAL PROPERTY AND LICENSING NXP
411 EAST PLUMERIA DRIVE, MS4
SAN JOSE, CA 95134

Search Results as of: 05/26/2024 04:51 PM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT