Total properties:
282
Page
1
of
3
Pages:
1 2 3
|
|
Patent #:
|
|
Issue Dt:
|
06/19/2001
|
Application #:
|
09376658
|
Filing Dt:
|
08/18/1999
|
Title:
|
METHOD FOR PROTECTING GATE EDGES FROM CHARGE GAIN/LOSS IN SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/17/2003
|
Application #:
|
09619231
|
Filing Dt:
|
07/19/2000
|
Title:
|
ELIMINATION OF N+ CONTACT IMPLANT FROM FLASH TECHNOLOGIES BY REPLACEMENT WITH STANDARD DOUBLE-DIFFUSED AND N+ IMPLANTS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/26/2002
|
Application #:
|
09627563
|
Filing Dt:
|
07/28/2000
|
Title:
|
INTEGRATION OF AN ION IMPLANT HARD MASK STRUCTURE INTO A PROCESS FOR FABRICATING HIGH DENSITY MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/21/2002
|
Application #:
|
09670229
|
Filing Dt:
|
09/25/2000
|
Title:
|
PROCESS FOR FABRICATING SHALLOW POCKET REGIONS IN A NON-VOLATILE SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/12/2002
|
Application #:
|
09690554
|
Filing Dt:
|
10/17/2000
|
Title:
|
Word line decoding architecture in a flash memory
|
|
|
Patent #:
|
|
Issue Dt:
|
12/18/2001
|
Application #:
|
09717550
|
Filing Dt:
|
11/21/2000
|
Title:
|
Method and system for embedded chip erase verification
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/2002
|
Application #:
|
09723635
|
Filing Dt:
|
11/28/2000
|
Title:
|
SIMULTANEOUS FORMATION OF CHARGE STORAGE AND BITLINE TO WORDLINE ISOLATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/2002
|
Application #:
|
09723653
|
Filing Dt:
|
11/28/2000
|
Title:
|
METHOD OF SIMULTANEOUS FORMATION OF BITLINE ISOLATION AND PERIPHEY OXIDE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
09727714
|
Filing Dt:
|
11/28/2000
|
Title:
|
FLASH NVROM DEVICES WITH UV CHARGE IMMUNITY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/10/2002
|
Application #:
|
09795865
|
Filing Dt:
|
02/28/2001
|
Title:
|
SINGLE BIT ARRAY EDGES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/24/2002
|
Application #:
|
09834419
|
Filing Dt:
|
04/12/2001
|
Title:
|
SEMICONDUCTOR DEVICE HAVING GATE EDGES PROTECTED FROM CHARGE GAIN/LOSS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/2002
|
Application #:
|
09885490
|
Filing Dt:
|
06/20/2001
|
Title:
|
METHOD OF MANUFACTURING SPACER ETCH MASK FOR SILICON-OXIDE-NITRIDE-OXIDE-SILICON (SONOS) TYPE NONVOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2003
|
Application #:
|
09893026
|
Filing Dt:
|
06/27/2001
|
Publication #:
|
|
Pub Dt:
|
05/30/2002
| | | | |
Title:
|
PLANAR STRUCTURE FOR NON-VOLATILE MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/20/2002
|
Application #:
|
09893279
|
Filing Dt:
|
06/27/2001
|
Title:
|
SOURCE DRAIN IMPLANT DURING ONO FORMATION FOR IMPROVED ISOLATION OF SONOS DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/27/2002
|
Application #:
|
09966702
|
Filing Dt:
|
09/28/2001
|
Title:
|
NITRIDE BARRIER LAYER FOR PROTECTION OF ONO STRUCTURE FROM TOP OXIDE LOSS IN A FABRICATION OF SONOS FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/16/2003
|
Application #:
|
10006529
|
Filing Dt:
|
12/05/2001
|
Title:
|
NITRIDING PRETREATMENT OF ONO NITRIDE FOR OXIDE DEPOSITION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/2006
|
Application #:
|
10032248
|
Filing Dt:
|
12/21/2001
|
Title:
|
HIGH SPEED MEMORY INTERFACE SYSTEM AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/2003
|
Application #:
|
10069124
|
Filing Dt:
|
03/01/2002
|
Title:
|
NONVOLATILE MEMORY CIRCUIT FOR RECORDING MULTIPLE BIT INFORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/2008
|
Application #:
|
10074884
|
Filing Dt:
|
02/13/2002
|
Title:
|
SEMICONDUCTOR TOPOGRAPHY INCLUDING A THIN OXIDE-NITRIDE STACK AND METHOD FOR MAKING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/2004
|
Application #:
|
10094108
|
Filing Dt:
|
03/08/2002
|
Title:
|
SONOS STRUCTURE INCLUDING A DEUTERATED OXIDE-SILICON INTERFACE AND METHOD FOR MAKING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2004
|
Application #:
|
10158044
|
Filing Dt:
|
05/30/2002
|
Title:
|
NITRIDE BARRIER LAYER FOR PROTECTION OF ONO STRUCTURE FROM TOP OXIDE LOSS IN FABRICATION OF SONOS FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/09/2003
|
Application #:
|
10172670
|
Filing Dt:
|
06/13/2002
|
Title:
|
METHOD AND SYSTEM FOR PROGRAMMING A MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/2003
|
Application #:
|
10223195
|
Filing Dt:
|
08/19/2002
|
Publication #:
|
|
Pub Dt:
|
12/19/2002
| | | | |
Title:
|
SIMULTANEOUS FORMATION OF CHARGE STORAGE AND BITLINE TO WORDLINE ISOLATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2004
|
Application #:
|
10230729
|
Filing Dt:
|
08/29/2002
|
Title:
|
DUMMY WORDLINE FOR ERASE AND BITLINE LEAKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/2010
|
Application #:
|
10273184
|
Filing Dt:
|
10/18/2002
|
Title:
|
NITRIDATION OF GATE OXIDE BY LASER PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2004
|
Application #:
|
10308518
|
Filing Dt:
|
12/03/2002
|
Title:
|
ONO FABRICATION PROCESS FOR REDUCING OXYGEN VACANCY CONTENT IN BOTTOM OXIDE LAYER IN FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2005
|
Application #:
|
10341881
|
Filing Dt:
|
01/14/2003
|
Title:
|
MEMORY DEVICE HAVING A P+ GATE AND THIN BOTTOM OXIDE AND METHOD OF ERASING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
04/25/2006
|
Application #:
|
10358586
|
Filing Dt:
|
02/05/2003
|
Title:
|
ONO FABRICATION PROCESS FOR INCREASING OXYGEN CONTENT AT BOTTOM OXIDE-SUBSTRATE INTERFACE IN FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/10/2006
|
Application #:
|
10368696
|
Filing Dt:
|
02/19/2003
|
Title:
|
PROTECTION OF CHARGE TRAPPING DIELECTRIC FLASH MEMORY DEVICES FROM UV-INDUCED CHARGING IN BEOL PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/08/2005
|
Application #:
|
10459576
|
Filing Dt:
|
06/12/2003
|
Publication #:
|
|
Pub Dt:
|
12/16/2004
| | | | |
Title:
|
NON-VOLATILE MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/06/2005
|
Application #:
|
10618514
|
Filing Dt:
|
07/11/2003
|
Title:
|
METHOD OF FABRICATING SEMICONDUCTOR DEVICE HAVING TRIPLE LDD STRUCTURE AND LOWER GATE RESISTANCE FORMED WITH A SINGLE IMPLANT PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/07/2004
|
Application #:
|
10653050
|
Filing Dt:
|
08/29/2003
|
Title:
|
METHOD AND SYSTEM FOR PROGRAMMING A MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/28/2005
|
Application #:
|
10658506
|
Filing Dt:
|
09/09/2003
|
Publication #:
|
|
Pub Dt:
|
07/15/2004
| | | | |
Title:
|
MEMORY DEVICE HAVING HIGH WORK FUNCTION GATE AND METHOD OF ERASING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10679774
|
Filing Dt:
|
10/06/2003
|
Title:
|
FLASH MEMORY DEVICE AND METHOD OF FABRICATION THEREOF INCLUDING A BOTTOM OXIDE LAYER WITH TWO REGIONS WITH DIFFERENT CONCENTRATIONS OF NITROGEN
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/2005
|
Application #:
|
10684890
|
Filing Dt:
|
10/14/2003
|
Title:
|
NON VOLATILE CHARGE TRAPPING DIELECTRIC MEMORY CELL STRUCTURE WITH GATE HOLE INJECTION ERASE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
10716209
|
Filing Dt:
|
11/18/2003
|
Title:
|
TIGHTLY SPACED GATE FORMATION THROUGH DAMASCENE PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2006
|
Application #:
|
10740205
|
Filing Dt:
|
12/18/2003
|
Title:
|
SONOS STRUCTURE INCLUDING A DEUTERATED OXIDE-SILICON INTERFACE AND METHOD FOR MAKING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
10/03/2006
|
Application #:
|
10754948
|
Filing Dt:
|
01/08/2004
|
Title:
|
INTEGRATED ONO PROCESSING FOR SEMICONDUCTOR DEVICES USING IN-SITU STEAM GENERATION (ISSG) PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10755740
|
Filing Dt:
|
01/12/2004
|
Publication #:
|
|
Pub Dt:
|
07/14/2005
| | | | |
Title:
|
POCKET IMPLANT FOR COMPLEMENTARY BIT DISTURB IMPROVEMENT AND CHARGING IMPROVEMENT OF SONOS MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
10795890
|
Filing Dt:
|
03/08/2004
|
Title:
|
SEMICONDUCTOR COMPONENT AND METHOD OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/15/2006
|
Application #:
|
10861437
|
Filing Dt:
|
06/03/2004
|
Title:
|
UV-BLOCKING ETCH STOP LAYER FOR REDUCING UV-INDUCED CHARGING OF CHARGE STORAGE LAYER IN MEMORY DEVICES IN BEOL PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/07/2006
|
Application #:
|
10878091
|
Filing Dt:
|
06/28/2004
|
Publication #:
|
|
Pub Dt:
|
11/25/2004
| | | | |
Title:
|
MEMORY DEVICE HAVING A P+ GATE AND THIN BOTTOM OXIDE AND METHOD OF ERASING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10889424
|
Filing Dt:
|
07/12/2004
|
Title:
|
ONO FABRICATION PROCESS FOR REDUCING OXYGEN VACANCY CONTENT IN BOTTOM OXIDE LAYER IN FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/2014
|
Application #:
|
10927692
|
Filing Dt:
|
08/27/2004
|
Title:
|
MEMORY DEVICES CONTAINING A HIGH-K DIELECTRIC LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/19/2006
|
Application #:
|
10928582
|
Filing Dt:
|
08/27/2004
|
Title:
|
SONOS MEMORY WITH INVERSION BIT-LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/03/2007
|
Application #:
|
11063560
|
Filing Dt:
|
02/24/2005
|
Title:
|
NON-VOLATILE MEMORY DEVICE WITH INCREASED RELIABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2008
|
Application #:
|
11073178
|
Filing Dt:
|
03/04/2005
|
Title:
|
FLYBACK CAPACITOR LEVEL SHIFTER FEEDBACK REGULATION FOR NEGATIVE PUMPS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/25/2007
|
Application #:
|
11101783
|
Filing Dt:
|
04/07/2005
|
Publication #:
|
|
Pub Dt:
|
10/12/2006
| | | | |
Title:
|
SPLIT GATE MULTI-BIT MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
06/19/2007
|
Application #:
|
11113507
|
Filing Dt:
|
04/25/2005
|
Title:
|
RADICAL OXIDATION FOR BITLINE OXIDE OF SONOS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2006
|
Application #:
|
11120690
|
Filing Dt:
|
05/02/2005
|
Title:
|
A SEMICONDUCTOR DEVICE HAVING TRIPLE LDD STRUCTURE AND LOWER GATE RESISTANCE FORMED WITH A SINGLE IMPLANT PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/27/2007
|
Application #:
|
11147208
|
Filing Dt:
|
06/08/2005
|
Title:
|
INTERLAYER DIELECTRIC FOR CHARGE LOSS IMPROVEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2012
|
Application #:
|
11189875
|
Filing Dt:
|
07/27/2005
|
Title:
|
METHOD FOR FORMING A SEMICONDUCTING LAYER WITH IMPROVED GAP FILLING PROPERTIES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/23/2007
|
Application #:
|
11194449
|
Filing Dt:
|
08/02/2005
|
Title:
|
BACK-TO-BACK NPN/PNP PROTECTION DIODES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2008
|
Application #:
|
11196434
|
Filing Dt:
|
08/04/2005
|
Publication #:
|
|
Pub Dt:
|
02/08/2007
| | | | |
Title:
|
SONOS MEMORY CELL HAVING HIGH-K DIELECTRIC
|
|
|
Patent #:
|
|
Issue Dt:
|
11/13/2007
|
Application #:
|
11229664
|
Filing Dt:
|
09/20/2005
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
FLASH MEMORY PROGRAMMING USING AN INDICATION BIT TO INTERPRET STATE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2009
|
Application #:
|
11237591
|
Filing Dt:
|
09/27/2005
|
Publication #:
|
|
Pub Dt:
|
04/13/2006
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND METHOD OF FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/09/2008
|
Application #:
|
11268025
|
Filing Dt:
|
11/07/2005
|
Title:
|
METHOD OF INCREASING ERASE SPEED IN MEMORY ARRAYS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2012
|
Application #:
|
11469164
|
Filing Dt:
|
08/31/2006
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
MEMORY SYSTEM WITH PROTECTION LAYER TO COVER THE MEMORY GATE STACK AND METHODS FOR FORMING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
05/06/2008
|
Application #:
|
11538404
|
Filing Dt:
|
10/03/2006
|
Publication #:
|
|
Pub Dt:
|
04/03/2008
| | | | |
Title:
|
DUAL BIT FLASH MEMORY DEVICES AND METHODS FOR FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2012
|
Application #:
|
11539984
|
Filing Dt:
|
10/10/2006
|
Publication #:
|
|
Pub Dt:
|
04/10/2008
| | | | |
Title:
|
MEMORY CELL SYSTEM WITH CHARGE TRAP
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2008
|
Application #:
|
11566767
|
Filing Dt:
|
12/05/2006
|
Publication #:
|
|
Pub Dt:
|
06/05/2008
| | | | |
Title:
|
MULTIPLEXER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/10/2009
|
Application #:
|
11595639
|
Filing Dt:
|
11/10/2006
|
Publication #:
|
|
Pub Dt:
|
03/15/2007
| | | | |
Title:
|
SONOS MEMORY WITH INVERSION BIT-LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/06/2010
|
Application #:
|
11612265
|
Filing Dt:
|
12/18/2006
|
Publication #:
|
|
Pub Dt:
|
06/19/2008
| | | | |
Title:
|
STRAPPING CONTACT FOR CHARGE PROTECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/2010
|
Application #:
|
11756832
|
Filing Dt:
|
06/01/2007
|
Title:
|
POLARITY CONVERSION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/2010
|
Application #:
|
11801543
|
Filing Dt:
|
05/10/2007
|
Title:
|
CHARGE PUMP CONTROL CIRCUIT AND METHOD
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11811958
|
Filing Dt:
|
06/13/2007
|
Publication #:
|
|
Pub Dt:
|
07/16/2009
| | | | |
Title:
|
Oxide-nitride-oxide stack having multiple oxynitride layers
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2012
|
Application #:
|
11836683
|
Filing Dt:
|
08/09/2007
|
Title:
|
OXIDE FORMATION IN A PLASMA PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/2009
|
Application #:
|
11855704
|
Filing Dt:
|
09/14/2007
|
Title:
|
BACK-TO-BACK NPN/PNP PROTECTION DIODES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/21/2010
|
Application #:
|
11901751
|
Filing Dt:
|
09/19/2007
|
Title:
|
CHARGE PUMP
|
|
|
Patent #:
|
|
Issue Dt:
|
04/27/2010
|
Application #:
|
11904112
|
Filing Dt:
|
09/25/2007
|
Publication #:
|
|
Pub Dt:
|
03/26/2009
| | | | |
Title:
|
METHOD AND APPARATUS FOR REDUCTION OF BIT-LINE DISTURB AND SOFT-ERASE IN A TRAPPED-CHARGE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/01/2011
|
Application #:
|
11904470
|
Filing Dt:
|
09/26/2007
|
Publication #:
|
|
Pub Dt:
|
11/27/2008
| | | | |
Title:
|
NONVOLATILE CHARGE TRAP MEMORY DEVICE HAVING <100> CRYSTAL PLANE CHANNEL ORIENTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/2013
|
Application #:
|
11904474
|
Filing Dt:
|
09/26/2007
|
Publication #:
|
|
Pub Dt:
|
01/22/2009
| | | | |
Title:
|
DEUTERATED FILM ENCAPSULATION OF NONVOLATILE CHARGE TRAP MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/25/2014
|
Application #:
|
11904475
|
Filing Dt:
|
09/26/2007
|
Publication #:
|
|
Pub Dt:
|
11/27/2008
| | | | |
Title:
|
NONVOLATILE CHARGE TRAP MEMORY DEVICE HAVING A DEUTERATED LAYER IN A MULTI-LAYER CHARGE-TRAPPING REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/2013
|
Application #:
|
11904506
|
Filing Dt:
|
09/26/2007
|
Publication #:
|
|
Pub Dt:
|
11/27/2008
| | | | |
Title:
|
SONOS ONO STACK SCALING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/2010
|
Application #:
|
11904513
|
Filing Dt:
|
09/26/2007
|
Publication #:
|
|
Pub Dt:
|
11/27/2008
| | | | |
Title:
|
SINGLE-WAFER PROCESS FOR FABRICATING A NONVOLATILE CHARGE TRAP MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/14/2010
|
Application #:
|
11904642
|
Filing Dt:
|
09/28/2007
|
Title:
|
CURRENT REFERENCE SYSTEM AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/2011
|
Application #:
|
11966631
|
Filing Dt:
|
12/28/2007
|
Title:
|
METHOD AND APPARATUS FOR REDUCTION OF BIT-LINE DISTURB AND SOFT-ERASE IN A TRAPPED-CHARGE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/2010
|
Application #:
|
11973696
|
Filing Dt:
|
10/09/2007
|
Title:
|
ADAPTIVE CURRENT SENSE AMPLIFIER WITH DIRECT ARRAY ACCESS CAPABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2012
|
Application #:
|
11975967
|
Filing Dt:
|
10/22/2007
|
Title:
|
HIGH PRECISION CURRENT REFERENCE USING OFFSET PTAT CORRECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/2010
|
Application #:
|
11985206
|
Filing Dt:
|
11/14/2007
|
Title:
|
LOW IMPEDANCE COLUMN MULTIPLEXER CIRCUIT AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2011
|
Application #:
|
12005803
|
Filing Dt:
|
12/27/2007
|
Title:
|
TRAPPED-CHARGE NON-VOLATILE MEMORY WITH UNIFORM MULTILEVEL PROGRAMMING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/2014
|
Application #:
|
12005813
|
Filing Dt:
|
12/27/2007
|
Publication #:
|
|
Pub Dt:
|
02/05/2009
| | | | |
Title:
|
NITRIDATION OXIDATION OF TUNNELING LAYER FOR IMPROVED SONOS SPEED AND RETENTION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2011
|
Application #:
|
12006961
|
Filing Dt:
|
01/08/2008
|
Title:
|
OXYNITRIDE BILAYER FORMED USING A PRECURSOR INDUCING A HIGH CHARGE TRAP DENSITY IN A TOP LAYER OF THE BILAYER
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
12030644
|
Filing Dt:
|
02/13/2008
|
Publication #:
|
|
Pub Dt:
|
06/18/2009
| | | | |
Title:
|
NONVOLATILE CHARGE TRAP MEMORY DEVICE HAVING A HIGH DIELECTRIC CONSTANT BLOCKING REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2011
|
Application #:
|
12046073
|
Filing Dt:
|
03/11/2008
|
Title:
|
SEMICONDUCTOR TOPOGRAPHY INCLUDING A THIN OXIDE-NITRIDE STACK AND METHOD FOR MAKING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/31/2015
|
Application #:
|
12049089
|
Filing Dt:
|
03/14/2008
|
Publication #:
|
|
Pub Dt:
|
09/18/2008
| | | | |
Title:
|
SEMICONDUCTOR DEVICE WITH ONO FILM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/27/2010
|
Application #:
|
12054081
|
Filing Dt:
|
03/24/2008
|
Publication #:
|
|
Pub Dt:
|
07/17/2008
| | | | |
Title:
|
DUAL BIT FLASH MEMORY DEVICES AND METHODS FOR FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
05/04/2010
|
Application #:
|
12059155
|
Filing Dt:
|
03/31/2008
|
Title:
|
HIGH SPEED CIRCUIT AND A METHOD TO TEST MEMORY ADDRESS UNIQUENESS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/19/2011
|
Application #:
|
12075552
|
Filing Dt:
|
03/12/2008
|
Title:
|
MEMORY TEST AND SETUP METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12080166
|
Filing Dt:
|
03/31/2008
|
Publication #:
|
|
Pub Dt:
|
10/01/2009
| | | | |
Title:
|
SEQUENTIAL DEPOSITION AND ANNEAL OF A DIELECTIC LAYER IN A CHARGE TRAPPING MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/2010
|
Application #:
|
12080175
|
Filing Dt:
|
03/31/2008
|
Publication #:
|
|
Pub Dt:
|
10/01/2009
| | | | |
Title:
|
PLASMA OXIDATION OF A MEMORY LAYER TO FORM A BLOCKING LAYER IN NON-VOLATILE CHARGE TRAP MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/2010
|
Application #:
|
12107538
|
Filing Dt:
|
04/22/2008
|
Title:
|
FLYBACK CAPACITOR LEVEL SHIFTER FEEDBACK REGULATION FOR NEGATIVE PUMPS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/09/2012
|
Application #:
|
12124855
|
Filing Dt:
|
05/21/2008
|
Publication #:
|
|
Pub Dt:
|
11/27/2008
| | | | |
Title:
|
RADICAL OXIDATION PROCESS FOR FABRICATING A NONVOLATILE CHARGE TRAP MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/10/2012
|
Application #:
|
12125864
|
Filing Dt:
|
05/22/2008
|
Publication #:
|
|
Pub Dt:
|
11/27/2008
| | | | |
Title:
|
INTEGRATION OF NON-VOLATILE CHARGE TRAP MEMORY DEVICES AND LOGIC CMOS DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2011
|
Application #:
|
12151282
|
Filing Dt:
|
05/05/2008
|
Title:
|
POWER SUPPLY TRACKING SINGLE ENDED SENSING SCHEME FOR SONOS MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/22/2011
|
Application #:
|
12152518
|
Filing Dt:
|
05/13/2008
|
Title:
|
MEMORY TRANSISTOR WITH MULTIPLE CHARGE STORING LAYERS AND A HIGH WORK FUNCTION GATE ELECTRODE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/31/2010
|
Application #:
|
12154547
|
Filing Dt:
|
05/22/2008
|
Publication #:
|
|
Pub Dt:
|
03/26/2009
| | | | |
Title:
|
PROGRAMMABLE CSONOS LOGIC ELEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/01/2011
|
Application #:
|
12154585
|
Filing Dt:
|
05/22/2008
|
Publication #:
|
|
Pub Dt:
|
12/04/2008
| | | | |
Title:
|
SENSE TRANSISTOR PROTECTION FOR MEMORY PROGRAMMING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2012
|
Application #:
|
12185747
|
Filing Dt:
|
08/04/2008
|
Publication #:
|
|
Pub Dt:
|
12/04/2008
| | | | |
Title:
|
INTEGRATION OF NON-VOLATILE CHARGE TRAP MEMORY DEVICES AND LOGIC CMOS DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/25/2014
|
Application #:
|
12185751
|
Filing Dt:
|
08/04/2008
|
Publication #:
|
|
Pub Dt:
|
12/04/2008
| | | | |
Title:
|
INTEGRATION OF NON-VOLATILE CHARGE TRAP MEMORY DEVICES AND LOGIC CMOS DEVICES
|
|