Total properties:
22
|
|
Patent #:
|
|
Issue Dt:
|
05/29/1984
|
Application #:
|
06303374
|
Filing Dt:
|
09/18/1981
|
Title:
|
METHOD AND DEVICE FOR ENCODING PRODUCT AND PROGRAMMING INFORMATION IN SEMICONDUCTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/01/1985
|
Application #:
|
06343845
|
Filing Dt:
|
01/29/1982
|
Title:
|
METHOD OF FABRICATING AN MOS MEMORY ARRAY HAVING ELECTRICALLY- PROGRAMMABLE AND ELECTRICALLY-ERASABLE STORAGE DEVICES INCORPORATED THEREIN
|
|
|
Patent #:
|
|
Issue Dt:
|
12/10/1985
|
Application #:
|
06343847
|
Filing Dt:
|
01/29/1982
|
Title:
|
ELECTRICALLY-PROGRAMMABLE AND ELECTRICALLY-ERASABLE MOS MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/1983
|
Application #:
|
06346162
|
Filing Dt:
|
02/05/1982
|
Title:
|
METHOD AND DEVICE FOR PROVIDING PROCESS AND TEST INFORMATION IN SEMICONDUCTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/16/1985
|
Application #:
|
06346891
|
Filing Dt:
|
02/08/1982
|
Title:
|
CHARGE PUMP FOR PROVIDING PROGRAMMING VOLTAGE TO THE WORD LINES IN A SEMICONDUCTOR MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/27/1985
|
Application #:
|
06367331
|
Filing Dt:
|
04/12/1982
|
Title:
|
ENABLING CIRCUIT FOR REDUNDANT WORD LINES IN A SEMICONDUCTOR MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/18/1984
|
Application #:
|
06367332
|
Filing Dt:
|
04/12/1982
|
Title:
|
ELECTRICAL PARTITIONING SCHEME FOR IMPROVING YIELDS DURING THE MANUFACTURE OF SEMICONDUCTOR MEMORY ARRAYS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/13/1985
|
Application #:
|
06389819
|
Filing Dt:
|
06/18/1982
|
Title:
|
SENSE AMPLIFIER FOR USE WITH A SEMICONDUCTOR MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/08/1985
|
Application #:
|
06439602
|
Filing Dt:
|
11/05/1982
|
Title:
|
NON-VOLATILE MEMORY CELL FUSE ELEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/1988
|
Application #:
|
06546593
|
Filing Dt:
|
10/28/1983
|
Title:
|
FAULT-TOLERANT MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/16/1988
|
Application #:
|
06581684
|
Filing Dt:
|
02/21/1984
|
Title:
|
CMOS EPROM SENSE AMPLIFIER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/16/1986
|
Application #:
|
06581685
|
Filing Dt:
|
02/21/1984
|
Title:
|
ERROR CHECKING AND CORRECTION CIRCUITRY FOR USE WITH AN ELECTRICALLY-PROGRAMMABLE AND ELECTRICALLY-ERASABLE MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/14/1986
|
Application #:
|
06582438
|
Filing Dt:
|
02/22/1984
|
Title:
|
REDUNDANCY CIRCUIT FOR USE IN A SEMICONDUCTOR MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/1987
|
Application #:
|
06699551
|
Filing Dt:
|
02/08/1985
|
Title:
|
CHARGE PUMP FOR PROVIDING PROGRAMMING VOLTAGE TO THE WORD LINES IN A SEMICONDUCTOR MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/15/1988
|
Application #:
|
06868114
|
Filing Dt:
|
05/27/1986
|
Title:
|
APPARATUS FOR PAGE MODE PROGRAMMING OF AN EEPROM CELL ARRAY WITH FALSE LOADING PROTECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/08/1988
|
Application #:
|
06869207
|
Filing Dt:
|
05/30/1986
|
Title:
|
BLOCK ELECTRICALLY ERASABLE EEPROM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/20/1987
|
Application #:
|
06936965
|
Filing Dt:
|
12/01/1986
|
Title:
|
MOS FLOATING GATE MEMORY CELL AND PROCESS FOR FABRICATING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/1989
|
Application #:
|
07074085
|
Filing Dt:
|
07/16/1987
|
Title:
|
MOS FLOATING GATE MEMORY CELL CONTAINING TUNNELING DIFFUSION REGION IN CONTACT WITH DRAIN AND EXTENDING UNDER EDGES OF FIELD OXIDE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/1989
|
Application #:
|
07179527
|
Filing Dt:
|
04/08/1988
|
Title:
|
THREE TRANSISTOR HIGH ENDURANCE EEPROM CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/19/1989
|
Application #:
|
07212974
|
Filing Dt:
|
06/29/1988
|
Title:
|
CURRENT-REGULATED, VOLTAGE-REGULATED ERASE CIRCUIT FOR EEPROM MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/02/1991
|
Application #:
|
07212975
|
Filing Dt:
|
06/29/1988
|
Title:
|
FAULT TOLERANT DIFFERENTIAL MEMORY CELL AND SENSING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/31/1992
|
Application #:
|
07551642
|
Filing Dt:
|
07/10/1990
|
Title:
|
APPARATUS FOR PAGE MODE PROGRAMMING OF AN EEPROM CELL ARRAY WITH FALSE LOADING PROTECTION
|
|