Patent Assignment Details
NOTE:Results display only for issued patents and published applications.
For pending or abandoned applications please consult USPTO staff.
|
Reel/Frame: | 015082/0640 | |
| Pages: | 4 |
| | Recorded: | 08/24/2004 | | |
Conveyance: | ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). |
|
Total properties:
4
|
|
Patent #:
|
|
Issue Dt:
|
05/31/2005
|
Application #:
|
10164008
|
Filing Dt:
|
06/07/2002
|
Publication #:
|
|
Pub Dt:
|
01/16/2003
| | | | |
Title:
|
INTEGRATED CIRCUIT DEVICE WITH P-TYPE GATE MEMORY CELL HAVING PEDESTAL CONTACT PLUG AND PERIPHERAL CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/2004
|
Application #:
|
10230107
|
Filing Dt:
|
08/29/2002
|
Publication #:
|
|
Pub Dt:
|
03/06/2003
| | | | |
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE AND MANUFACTURING METHOD WHICH AVOIDS OXIDATION OF SILICON PLUG DURING THERMAL TREATMENT OF CAPACITOR INSULATING FILM
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10352133
|
Filing Dt:
|
01/28/2003
|
Publication #:
|
|
Pub Dt:
|
09/18/2003
| | | | |
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE WITH REDUCED LEAKAGE CURRENT CAPACITOR
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10352235
|
Filing Dt:
|
01/28/2003
|
Publication #:
|
|
Pub Dt:
|
07/31/2003
| | | | |
Title:
|
Semiconductor integrated circuit device and manufacturing method thereof
|
|
Assignee
|
|
|
6, KANDA SURUGADAI 4-CHOME |
CHIYODA-KU, TOKYO, JAPAN |
|
Correspondence name and address
|
|
MILES & STOCKBRIDGE P.C.
|
|
MITCHELL W. SHAPIRO
|
|
1751 PINNACLE DR., SUITE 500
|
|
MCLEAN, VA 22102
|
Search Results as of:
05/02/2024 08:12 PM
If you have any comments or questions concerning the data displayed,
contact
PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified:
August 25, 2017 v.2.6
|