skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:015553/0320   Pages: 2
Recorded: 07/02/2004
Attorney Dkt #:04-0004/LSI1P244
Conveyance: ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).
Total properties: 1
1
Patent #:
NONE
Issue Dt:
Application #:
10884122
Filing Dt:
07/02/2004
Publication #:
Pub Dt:
01/12/2006
Title:
Extreme low-K interconnect structure and method
Assignors
1
Exec Dt:
06/24/2004
2
Exec Dt:
06/16/2004
Assignee
1
1621 BARBER LANE
MILPITAS, CALIFORNIA 95035
Correspondence name and address
LSI LOGIC CORPORATION
FRANCIS T. KALINSKI II
1621 BARBER LANE, MS: D-106
MILPITAS, CALIFORNIA 95035

Search Results as of: 05/14/2024 08:47 AM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT