skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:016941/0293   Pages: 5
Recorded: 08/22/2005
Attorney Dkt #:M4065.1209/P1209
Conveyance: ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).
Total properties: 1
1
Patent #:
Issue Dt:
10/23/2007
Application #:
11207806
Filing Dt:
08/22/2005
Publication #:
Pub Dt:
02/22/2007
Title:
HIGH SPEED, LOW POWER CMOS LOGIC GATE
Assignors
1
Exec Dt:
08/17/2005
2
Exec Dt:
08/17/2005
3
Exec Dt:
08/17/2005
Assignee
1
8000 S. FEDERAL WAY
BOISE, IDAHO 83707-0006
Correspondence name and address
DICKSTEIN SHAPIRO MORIN & OSHINSKY
THOMAS J. D'AMICO
2101 L STREET NW
WASHINGTON DC 20037-1526

Search Results as of: 05/13/2024 11:30 AM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT