Total properties:
35
|
|
Patent #:
|
|
Issue Dt:
|
03/12/2002
|
Application #:
|
09657029
|
Filing Dt:
|
09/07/2000
|
Title:
|
Using negative gate erase voltage to simultaneously erase two bits from a non-volatile memory cell with an oxide-nitride-oxide (ONO) gate structure
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2003
|
Application #:
|
09657143
|
Filing Dt:
|
09/07/2000
|
Title:
|
USING A NEGATIVE GATE ERASE VOLTAGE APPLIED IN STEPS OF DECREASING AMOUNTS TO REDUCE ERASE TIME FOR A NON-VOLATILE MEMORY CELL WITH AN OXIDE-NITRIDE-OXIDE (ONO) STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/2002
|
Application #:
|
09699531
|
Filing Dt:
|
10/30/2000
|
Title:
|
METHOD FOR SELECTIVE REMOVAL OF ONO LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/25/2003
|
Application #:
|
09699711
|
Filing Dt:
|
10/30/2000
|
Title:
|
SOURCE SIDE BORON IMPLANT AND DRAIN SIDE MDD IMPLANT FOR DEEP SUB 0.18 MICRON FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2004
|
Application #:
|
09713390
|
Filing Dt:
|
11/15/2000
|
Title:
|
FLASH MEMORY CELL WITH MINIMIZED FLOATING GATE TO DRAIN/SOURCE OVERLAP FOR MINIMIZING CHARGE LEAKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/23/2001
|
Application #:
|
09716659
|
Filing Dt:
|
11/20/2000
|
Title:
|
Double layer hard mask process to improve oxide quality for non-volatile flash memory products
|
|
|
Patent #:
|
|
Issue Dt:
|
08/31/2004
|
Application #:
|
09732616
|
Filing Dt:
|
12/07/2000
|
Title:
|
INTERNAL SELF-TEST CIRCUIT FOR A MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/2004
|
Application #:
|
09733252
|
Filing Dt:
|
12/07/2000
|
Title:
|
RELIABILITY MONITOR FOR A MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/09/2002
|
Application #:
|
09779225
|
Filing Dt:
|
02/08/2001
|
Title:
|
PIGGYBACK PROGRAMMING USING GRADUATED STEPS FOR MULTI-LEVEL CELL FLASH MEMORY DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/17/2002
|
Application #:
|
09779764
|
Filing Dt:
|
02/08/2001
|
Title:
|
CONCURRENT PROGRAM RECONNAISSANCE WITH PIGGYBACK PULSES FOR MULTI-LEVEL CELL FLASH MEMORY DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/2002
|
Application #:
|
09779792
|
Filing Dt:
|
02/08/2001
|
Title:
|
PIGGYBACK PROGRAMMING USING TIMING CONTROL FOR MULTI-LEVEL CELL FLASH MEMORY DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2003
|
Application #:
|
09779794
|
Filing Dt:
|
02/08/2001
|
Title:
|
PIGGYBACK PROGRAMMING USING AN EXTENDED FIRST PULSE FOR MULTI-LEVEL CELL FLASH MEMORY DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2003
|
Application #:
|
09779821
|
Filing Dt:
|
02/08/2001
|
Title:
|
PIGGYBACK PROGRAMMING USING VOLTAGE CONTROL FOR MULTI-LEVEL CELL FLASH MEMORY DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/2002
|
Application #:
|
09779864
|
Filing Dt:
|
02/08/2001
|
Title:
|
PROGRAM RECONNAISSANCE TO ELIMINATE VARIATIONS IN VT DISTRIBUTIONS OF MULTI-LEVEL CELL FLASH MEMORY DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2003
|
Application #:
|
09779884
|
Filing Dt:
|
02/08/2001
|
Title:
|
PIGGYBACK PROGRAMMING WITH STAIRCASE VERIFY FOR MULTI-LEVEL CELL FLASH MEMORY DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/03/2002
|
Application #:
|
09788045
|
Filing Dt:
|
02/16/2001
|
Title:
|
METHOD OF FORMING A VOID-FREE INTERLAYER DIELECTRIC (ILD0) FOR 0.18-UM FLASH MEMORY TECHNOLOGY AND SEMICONDUCTOR DEVICE THEREBY FORMED
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/2002
|
Application #:
|
09794478
|
Filing Dt:
|
02/26/2001
|
Title:
|
ADDRESS BROADCASTING TO A PAGED MEMORY DEVICE TO ELIMINATE ACCESS LATENCY PENALTY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/2002
|
Application #:
|
09794479
|
Filing Dt:
|
02/26/2001
|
Title:
|
CONFIGURE REGISTERS AND LOADS TO TAILOR A MULTI-LEVEL CELL FLASH DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/2003
|
Application #:
|
09794480
|
Filing Dt:
|
02/26/2001
|
Title:
|
ASCENDING STAIRCASE READ TECHNIQUE FOR A MULTILEVEL CELL NAND FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/25/2003
|
Application #:
|
09794482
|
Filing Dt:
|
02/26/2001
|
Title:
|
STAIRCASE PROGRAM VERIFY FOR MULTI-LEVEL CELL FLASH MEMORY DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/23/2001
|
Application #:
|
09794485
|
Filing Dt:
|
02/26/2001
|
Title:
|
Descending staircase read technique for a multilevel cell NAND flash memory device
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2003
|
Application #:
|
09803400
|
Filing Dt:
|
03/12/2001
|
Publication #:
|
|
Pub Dt:
|
09/12/2002
| | | | |
Title:
|
HIGH VOLTAGE OXIDATION METHOD FOR HIGHLY RELIABLE FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/2002
|
Application #:
|
09817628
|
Filing Dt:
|
03/26/2001
|
Title:
|
FORMATION OF NON-VOLATILE MEMORY DEVICE COMPRISED OF AN ARRAY OF VERTICAL FIELD EFFECT TRANSISTOR STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/15/2005
|
Application #:
|
09836065
|
Filing Dt:
|
04/16/2001
|
Publication #:
|
|
Pub Dt:
|
10/17/2002
| | | | |
Title:
|
SYSTEM AND METHOD FOR ERASE TEST OF INTEGRATED CIRCUIT DEVICE HAVING NON-HOMOGENEOUSLY SIZED SECTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/2002
|
Application #:
|
09842288
|
Filing Dt:
|
04/25/2001
|
Title:
|
ACCURATE VERIFY APPARATUS AND METHOD FOR NOR FLASH MEMORY CELLS IN THE PRESENCE OF HIGH COLUMN LEAKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/04/2003
|
Application #:
|
09844692
|
Filing Dt:
|
04/27/2001
|
Publication #:
|
|
Pub Dt:
|
10/31/2002
| | | | |
Title:
|
METHOD AND SYSTEM FOR REDUCING THINNING OF FIELD ISOLATION STRUCTURES IN A FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/20/2002
|
Application #:
|
09851773
|
Filing Dt:
|
05/09/2001
|
Title:
|
THRESHOLD VOLTAGE COMPACTING FOR NON-VOLATILE SEMICONDUCTOR MEMORY DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2003
|
Application #:
|
09875056
|
Filing Dt:
|
06/05/2001
|
Title:
|
METHOD AND SYSTEM FOR QUALIFYING AN ONO LAYER IN A SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/2003
|
Application #:
|
09875073
|
Filing Dt:
|
06/05/2001
|
Title:
|
METHOD AND SYSTEM FOR QUALIFYING AN ONO LAYER IN A SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2003
|
Application #:
|
09904089
|
Filing Dt:
|
07/12/2001
|
Title:
|
OXIDE/NITRIDE OR OXIDE/NITRIDE/OXIDE THICKNESS MEASUREMENT USING SCATTEROMETRY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/27/2002
|
Application #:
|
09966702
|
Filing Dt:
|
09/28/2001
|
Title:
|
NITRIDE BARRIER LAYER FOR PROTECTION OF ONO STRUCTURE FROM TOP OXIDE LOSS IN A FABRICATION OF SONOS FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10015033
|
Filing Dt:
|
12/11/2001
|
Title:
|
SWITCHED-CAPACITOR CONTROLLER TO CONTROL THE RISE TIMES OF ON-CHIP GENERATED HIGH VOLTAGES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/04/2004
|
Application #:
|
10091767
|
Filing Dt:
|
03/07/2002
|
Title:
|
PASSWORD AND DYNAMIC PROTECTION OF FLASH MEMORY DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2004
|
Application #:
|
10158044
|
Filing Dt:
|
05/30/2002
|
Title:
|
NITRIDE BARRIER LAYER FOR PROTECTION OF ONO STRUCTURE FROM TOP OXIDE LOSS IN FABRICATION OF SONOS FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2003
|
Application #:
|
10244129
|
Filing Dt:
|
09/13/2002
|
Title:
|
A VOID-FREE INTERLAYER DIELECTRIC (ILD0) FOR 0.18-MICRON FLASH MEMORY SEMICONDUCTOR DEVICE
|
|