skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:020660/0138   Pages: 5
Recorded: 03/17/2008
Attorney Dkt #:2000.155500
Conveyance: ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).
Total properties: 1
1
Patent #:
Issue Dt:
09/20/2011
Application #:
12049548
Filing Dt:
03/17/2008
Publication #:
Pub Dt:
03/05/2009
Title:
METHOD OF FORMING CMOS DEVICE HAVING GATE INSULATION LAYERS OF DIFFERENT TYPE AND THICKNESS
Assignors
1
Exec Dt:
11/05/2007
2
Exec Dt:
11/05/2007
3
Exec Dt:
11/05/2007
4
Exec Dt:
11/06/2007
5
Exec Dt:
11/06/2007
6
Exec Dt:
11/05/2007
Assignee
1
5204 EAST BEN WHITE BOULEVARD
AUSTIN, TEXAS 78741
Correspondence name and address
J. MIKE AMERSON
10333 RICHMOND, SUITE 1100
HOUSTON, TX 77042

Search Results as of: 05/17/2024 11:52 AM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT