skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:021170/0220   Pages: 8
Recorded: 06/30/2008
Attorney Dkt #:L05-068C3
Conveyance: ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS).
Total properties: 1
1
Patent #:
Issue Dt:
09/22/2009
Application #:
12164265
Filing Dt:
06/30/2008
Title:
LOGIC BLOCK CONTROL ARCHITECTURES FOR PROGRAMMABLE LOGIC DEVICES
Assignors
1
Exec Dt:
05/22/2006
2
Exec Dt:
05/23/2006
3
Exec Dt:
05/18/2006
4
Exec Dt:
05/17/2006
5
Exec Dt:
05/17/2006
6
Exec Dt:
05/18/2006
Assignee
1
5555 NE MOORE COURT
HILLSBORO, OREGON 97124-6421
Correspondence name and address
LATTICE SEMICONDUCTOR CORPORATION
5555 NE MOORE COURT
HILLSBORO, OR 97124-6421

Search Results as of: 04/28/2024 02:59 PM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT