skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:037513/0535   Pages: 37
Recorded: 01/13/2016
Conveyance: MERGER (SEE DOCUMENT FOR DETAILS).
Total properties: 53
1
Patent #:
Issue Dt:
07/27/1999
Application #:
08833599
Filing Dt:
04/07/1997
Title:
FLASH MEMORY PROTECTION ATTRIBUTE STATUS BITS HELD IN A FLASH MEMORY ARRAY
2
Patent #:
Issue Dt:
05/05/1998
Application #:
08834775
Filing Dt:
04/03/1997
Title:
MEMORY DEVICE WITH ON-CHIP MANUFACTURING AND MEMORY CELL DEFECT DETECTION CAPABILITY
3
Patent #:
Issue Dt:
11/10/1998
Application #:
08884251
Filing Dt:
06/27/1997
Title:
NODE-PRECISE VOLTAGE REGULATION FOR A MOS MEMORY SYSTEM
4
Patent #:
Issue Dt:
09/14/1999
Application #:
08998418
Filing Dt:
12/24/1997
Title:
LOW VOLTAGE, LOW CURRENT HOT-HOLE INJECTION ERASE AND HOT-ELECTRON PROGRAMMABLE FLASH MEMORY WITH ENHANCED ENDURANCE
5
Patent #:
Issue Dt:
12/28/1999
Application #:
09189109
Filing Dt:
11/09/1998
Title:
NODE-PRECISE VOLTAGE REGULATION FOR A MOS MEMORY SYSTEM
6
Patent #:
Issue Dt:
02/29/2000
Application #:
09298032
Filing Dt:
04/22/1999
Title:
REVERSED SPLIT-GATE CELL ARRAY
7
Patent #:
Issue Dt:
01/30/2001
Application #:
09351740
Filing Dt:
07/12/1999
Title:
REVERSED SPLIT-GATE CELL ARRAY
8
Patent #:
Issue Dt:
10/17/2000
Application #:
09360315
Filing Dt:
07/23/1999
Title:
NOVEL ERASE CONDITION FOR FLASH MEMORY
9
Patent #:
Issue Dt:
12/12/2000
Application #:
09369761
Filing Dt:
07/06/1999
Title:
BIAS CONDITIONS FOR REPAIR, PROGRAM AND ERASE OPERATIONS OF NON-VOLATILE MEMORY
10
Patent #:
Issue Dt:
12/26/2000
Application #:
09377545
Filing Dt:
08/19/1999
Title:
NOVEL APPROACH TO PROVIDE HIGH EXTERNAL VOLTAGE FOR FLASH MEMORY ERASE
11
Patent #:
Issue Dt:
07/17/2001
Application #:
09479649
Filing Dt:
01/08/2000
Title:
Breakdown-Free High Voltage Input Circuitry`
12
Patent #:
Issue Dt:
07/10/2001
Application #:
09487501
Filing Dt:
01/19/2000
Title:
Array Architecture And Process Flow Of Nonvolatile Memory Devices For Mass Storage Applications
13
Patent #:
Issue Dt:
12/09/2003
Application #:
09531787
Filing Dt:
03/21/2000
Title:
STACKED GATE FLASH MEMORY CELL WITH REDUCED DISTURB CONDITIONS
14
Patent #:
Issue Dt:
08/14/2001
Application #:
09680651
Filing Dt:
10/06/2000
Title:
Multiple level flash memory
15
Patent #:
Issue Dt:
05/29/2001
Application #:
09693503
Filing Dt:
10/23/2000
Title:
Novel approach to provide high external voltage for flash memory erase
16
Patent #:
Issue Dt:
04/06/2004
Application #:
09696085
Filing Dt:
10/26/2000
Title:
A NON-VOLATILE SEMICONDUCTOR MEMORY HAVING SPLIT-GATE MEMORY CELLS MIRRORED IN A VIRTUAL GROUND CONFIGURATION
17
Patent #:
Issue Dt:
04/29/2003
Application #:
09852247
Filing Dt:
05/09/2001
Title:
NOVEL 3-STEP WRITE OPERATION NONVOLATILE SEMICONDUCTOR ONE-TRANSISTOR, NOR-TYPE FLASH EEPROM MEMORY CELL
18
Patent #:
Issue Dt:
12/24/2002
Application #:
09940159
Filing Dt:
08/27/2001
Title:
THREE STEP WRITE PROCESS USED FOR A NONVOLATILE NOR TYPE EEPROM MEMORY
19
Patent #:
Issue Dt:
09/16/2003
Application #:
09978230
Filing Dt:
10/16/2001
Title:
NOVEL SET OF THREE LEVEL CONCURRENT WORD LINE BIAS CONDITIONS FOR A NOR TYPE FLASH MEMORY ARRAY
20
Patent #:
Issue Dt:
06/29/2004
Application #:
10016898
Filing Dt:
12/14/2001
Title:
TWO TRANSISTOR FLASH MEMORY CELL FOR USE IN EEPROM ARRAYS WITH A PROGRAMMABLE LOGIC DEVICE
21
Patent #:
Issue Dt:
05/13/2003
Application #:
10090356
Filing Dt:
03/04/2002
Title:
NOVEL METHOD TO TURN A FLASH MEMORY INTO A VERSATILE, LOW-COST MULTIPLE TIME PROGRAMMABLE EPROM
22
Patent #:
Issue Dt:
06/03/2003
Application #:
10104736
Filing Dt:
03/22/2002
Title:
NOVEL CIRCUIT DESIGN FOR ACCEPTING MULTIPLE INPUT VOLTAGES FOR FLASH EEPROM MEMORY OPERATIONS
23
Patent #:
Issue Dt:
06/24/2003
Application #:
10131271
Filing Dt:
04/23/2002
Title:
NOVEL FLASH MEMORY ARRAY STRUCTURE SUITABLE FOR MULTIPLE SIMULTANEOUS OPERATIONS
24
Patent #:
Issue Dt:
06/14/2005
Application #:
10170492
Filing Dt:
06/13/2002
Title:
NOVEL EEPROM CELL STRUCTURE AND ARRAY ARCHITECTURE
25
Patent #:
Issue Dt:
09/30/2003
Application #:
10191228
Filing Dt:
07/09/2002
Title:
NOVEL FLASH MEMORY ARRAY FOR MULTIPLE SIMULTANEOUS OPERATIONS
26
Patent #:
Issue Dt:
03/01/2005
Application #:
10223208
Filing Dt:
08/19/2002
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
27
Patent #:
Issue Dt:
03/30/2004
Application #:
10233642
Filing Dt:
09/03/2002
Title:
NOVEL PARALLEL CHANNEL PROGRAMMING SCHEME FOR MLC FLASH MEMORY
28
Patent #:
Issue Dt:
02/01/2005
Application #:
10351179
Filing Dt:
01/24/2003
Publication #:
Pub Dt:
02/12/2004
Title:
COMBINATION NONVOLATILE MEMORY USING UNIFIED TECHNOLOGY WITH BYTE, PAGE AND BLOCK WRITE AND SIMULTANEOUS READ AND WRITE OPERATIONS
29
Patent #:
Issue Dt:
06/20/2006
Application #:
10351180
Filing Dt:
01/24/2003
Publication #:
Pub Dt:
03/11/2004
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
30
Patent #:
Issue Dt:
02/03/2004
Application #:
10364033
Filing Dt:
02/11/2003
Publication #:
Pub Dt:
08/28/2003
Title:
NOVEL HIGHLY-INTEGRATED FLASH MEMORY AND MASK ROM ARRAY ARCHITECTURE
31
Patent #:
Issue Dt:
09/07/2004
Application #:
10423558
Filing Dt:
04/25/2003
Publication #:
Pub Dt:
11/06/2003
Title:
NOVEL FLASH MEMORY ARRAY STRUCTURE SUITABLE FOR MULTIPLE SIMULTANEOUS OPERATIONS
32
Patent #:
Issue Dt:
09/07/2004
Application #:
10423559
Filing Dt:
04/25/2003
Publication #:
Pub Dt:
11/06/2003
Title:
NOVEL FLASH MEMORY ARRAY STRUCTURE SUITABLE FOR MULTIPLE SIMULTANEOUS OPERATIONS
33
Patent #:
Issue Dt:
08/17/2004
Application #:
10627183
Filing Dt:
07/25/2003
Publication #:
Pub Dt:
02/12/2004
Title:
NOVEL SET OF THREE LEVEL CONCURRENT WORD LINE BIAS CONDITIONS FOR A NOR TYPE FLASH MEMORY ARRAY
34
Patent #:
Issue Dt:
11/16/2004
Application #:
10627834
Filing Dt:
07/25/2003
Publication #:
Pub Dt:
02/12/2004
Title:
NOVEL SET OF THREE LEVEL CONCURRENT WORD LINE BIAS CONDITIONS FOR A NOR TYPE FLASH MEMORY ARRAY
35
Patent #:
Issue Dt:
05/10/2005
Application #:
10790578
Filing Dt:
03/01/2004
Publication #:
Pub Dt:
08/26/2004
Title:
ARRAY ARCHITECTURE AND PROCESS FLOW OF NONVOLATILE MEMORY DEVICES FOR MASS STORAGE APPLICATIONS
36
Patent #:
Issue Dt:
12/12/2006
Application #:
11011304
Filing Dt:
12/14/2004
Publication #:
Pub Dt:
08/25/2005
Title:
COMBINATION NONVOLATILE MEMORY USING UNIFIED TECHNOLOGY WITH BYTE, PAGE AND BLOCK WRITE AND SIMULTANEOUS READ AND WRITE OPERATIONS
37
Patent #:
Issue Dt:
12/26/2006
Application #:
11011306
Filing Dt:
12/14/2004
Publication #:
Pub Dt:
06/30/2005
Title:
COMBINATION NONVOLATILE MEMORY USING UNIFIED TECHNOLOGY WITH BYTE, PAGE AND BLOCK WRITE AND SIMULTANEOUS READ AND WRITE OPERATIONS
38
Patent #:
Issue Dt:
02/13/2007
Application #:
11025822
Filing Dt:
12/24/2004
Publication #:
Pub Dt:
06/01/2006
Title:
NOVEL COMBINATION NONVOLATILE INTEGRATED MEMORY SYSTEM USING A UNIVERSAL TECHNOLOGY MOST SUITABLE FOR HIGH-DENSITY, HIGH-FLEXIBILITY AND HIGH-SECURITY SIM-CARD, SMART-CARD AND E-PASSPORT APPLICATIONS
39
Patent #:
Issue Dt:
09/05/2006
Application #:
11036835
Filing Dt:
01/14/2005
Publication #:
Pub Dt:
06/23/2005
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
40
Patent #:
Issue Dt:
09/19/2006
Application #:
11036868
Filing Dt:
01/14/2005
Publication #:
Pub Dt:
07/28/2005
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
41
Patent #:
Issue Dt:
07/11/2006
Application #:
11036945
Filing Dt:
01/14/2005
Publication #:
Pub Dt:
06/09/2005
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
42
Patent #:
Issue Dt:
10/10/2006
Application #:
11036961
Filing Dt:
01/14/2005
Publication #:
Pub Dt:
06/16/2005
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
43
Patent #:
Issue Dt:
08/08/2006
Application #:
11040862
Filing Dt:
01/21/2005
Publication #:
Pub Dt:
06/08/2006
Title:
UNIFIED NON-VOLATILE MEMORY DEVICE AND METHOD FOR INTEGRATING NOR AND NAND-TYPE FLASH MEMORY AND EEPROM DEVICE ON A SINGLE SUBSTRATE
44
Patent #:
Issue Dt:
05/06/2008
Application #:
11305700
Filing Dt:
12/16/2005
Publication #:
Pub Dt:
06/29/2006
Title:
NOVEL COMBO MEMORY DESIGN AND TECHNOLOGY FOR MULTIPLE-FUNCTION JAVA CARD, SIM-CARD, BIO-PASSPORT AND BIO-ID CARD APPLICATIONS
45
Patent #:
Issue Dt:
10/30/2007
Application #:
11376076
Filing Dt:
03/15/2006
Publication #:
Pub Dt:
08/03/2006
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
46
Patent #:
Issue Dt:
10/16/2007
Application #:
11391507
Filing Dt:
03/28/2006
Publication #:
Pub Dt:
03/01/2007
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
47
Patent #:
Issue Dt:
05/13/2008
Application #:
11391662
Filing Dt:
03/28/2006
Publication #:
Pub Dt:
08/10/2006
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
48
Patent #:
Issue Dt:
01/29/2008
Application #:
11442379
Filing Dt:
05/26/2006
Publication #:
Pub Dt:
10/19/2006
Title:
NOVEL MONOLITHIC, COMBO NONVOLATILE MEMORY ALLOWING BYTE, PAGE AND BLOCK WRITE WITH NO DISTURB AND DIVIDED-WELL IN THE CELL ARRAY USING A UNIFIED CELL STRUCTURE AND TECHNOLOGY WITH A NEW SCHEME OF DECODER AND LAYOUT
49
Patent #:
Issue Dt:
12/22/2009
Application #:
11483241
Filing Dt:
07/07/2006
Publication #:
Pub Dt:
10/09/2008
Title:
NONVOLATILE MEMORY WITH A UNIFIED CELL STRUCTURE
50
Patent #:
Issue Dt:
03/04/2008
Application #:
11633326
Filing Dt:
12/04/2006
Publication #:
Pub Dt:
04/05/2007
Title:
COMBINATION NONVOLATILE MEMORY USING UNIFIED TECHNOLOGY WITH BYTE, PAGE AND BLOCK WRITE AND SIMULTANEOUS READ AND WRITE OPERATIONS
51
Patent #:
Issue Dt:
03/25/2008
Application #:
11633334
Filing Dt:
12/04/2006
Publication #:
Pub Dt:
06/14/2007
Title:
COMBINATION NONVOLATILE MEMORY USING UNIFIED TECHNOLOGY WITH BYTE, PAGE AND BLOCK WRITE AND SIMULTANEOUS READ AND WRITE OPERATIONS
52
Patent #:
Issue Dt:
03/29/2011
Application #:
12001647
Filing Dt:
12/12/2007
Publication #:
Pub Dt:
04/24/2008
Title:
NONVOLATILE MEMORY WITH A UNIFIED CELL STRUCTURE
53
Patent #:
Issue Dt:
08/07/2012
Application #:
13072281
Filing Dt:
03/25/2011
Publication #:
Pub Dt:
07/14/2011
Title:
NONVOLATILE MEMORY WITH A UNIFIED CELL STRUCTURE
Assignor
1
Exec Dt:
08/26/2015
Assignee
1
2711 CENTERVILLE RD
SUITE 400
WILMINGTON, DELAWARE 19808
Correspondence name and address
MEYERTONS, HOOD, KIVLIN, KOWERT& GOETZEL
1120 S. CAPITAL OF TEXAS HWY.
BUILDING 2, SUITE 300
AUSTIN, TX 78746

Search Results as of: 05/02/2024 09:42 PM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT