Total properties:
935
Page
1
of
10
Pages:
1 2 3 4 5 6 7 8 9 10
|
|
Patent #:
|
|
Issue Dt:
|
05/05/1992
|
Application #:
|
07576182
|
Filing Dt:
|
08/30/1990
|
Title:
|
APPARATUS FOR ISOLATION OF FLUX MATERIALS IN "FLIP-CHIP" MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/01/1992
|
Application #:
|
07775009
|
Filing Dt:
|
10/11/1991
|
Title:
|
METHOD AND APPARATUS FOR ISOLATION OF FLUX MATERIALS IN FLIP-CHIP MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/16/1993
|
Application #:
|
07834182
|
Filing Dt:
|
02/07/1992
|
Title:
|
PARTIALLY-MOLDED, PCB CHIP CARRIER PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/16/1994
|
Application #:
|
07911846
|
Filing Dt:
|
07/10/1992
|
Title:
|
METHOD AND APPARATUS FOR INTERIM, IN-SITU TESTING OF AN ELECTRONIC SYSTEM WITH AN INCHOATE ASIC
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/1994
|
Application #:
|
07916328
|
Filing Dt:
|
07/17/1992
|
Title:
|
METHOD OF INCREASING THE LAYOUT EFFICIENCY OF DIES ON A WAFER AND INCREASING THE RATIO OF I/O AREA TO ACTIVE AREA PER DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/1994
|
Application #:
|
07933430
|
Filing Dt:
|
08/21/1992
|
Title:
|
SEMICONDUCTOR PACKAGING TECHNIQUE YIELDING INCREASED INNER LEAD COUNT FOR A GIVEN DIE-RECEIVING AREA
|
|
|
Patent #:
|
|
Issue Dt:
|
04/05/1994
|
Application #:
|
07935449
|
Filing Dt:
|
08/25/1992
|
Title:
|
TECHNIQUE OF INCREASING BOND PAD DENSITY ON A SEMICONDUCTOR DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/1997
|
Application #:
|
07937643
|
Filing Dt:
|
08/31/1992
|
Title:
|
METHOD AND APPARATUS FOR INTERIM IN-SITU TESTING OF AN ELECTRONIC SYSTEM WITH AN INCHOATE ASIC
|
|
|
Patent #:
|
|
Issue Dt:
|
09/28/1993
|
Application #:
|
07947854
|
Filing Dt:
|
09/18/1992
|
Title:
|
COMPOSITE BOND PADS FOR SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/21/1995
|
Application #:
|
07975185
|
Filing Dt:
|
11/12/1992
|
Title:
|
MULTI-CHIP SEMICONDUCTOR ARRANGEMENTS USING FLIP CHIP DIES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/1994
|
Application #:
|
07978483
|
Filing Dt:
|
11/18/1992
|
Title:
|
METHOD OF INCREASING THE LAYOUT EFFICIENCY OF DIES ON A WAFER, AND INCREASING THE RATIO OF I/O AREA TO ACTIVE AREA PER DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/1997
|
Application #:
|
07980492
|
Filing Dt:
|
11/23/1992
|
Title:
|
FLEXIBLE DESIGN SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/05/1994
|
Application #:
|
07981096
|
Filing Dt:
|
11/24/1992
|
Title:
|
METHOD AND APPARATUS FOR ISOLATION OF FLUX MATERIALS IN FLIP-CHIP MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/1994
|
Application #:
|
07984206
|
Filing Dt:
|
11/30/1992
|
Title:
|
SEMICONDUCTOR BOND PADS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/04/1995
|
Application #:
|
07995644
|
Filing Dt:
|
12/18/1992
|
Title:
|
SEMICONDUCTOR DIE HAVING A HIGH DENSITY ARRAY OF COMPOSITE BOND PADS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/1995
|
Application #:
|
08079499
|
Filing Dt:
|
06/18/1993
|
Title:
|
PARTIALLY-MOLDED, PCB CHIP CARRIER PACKAGE FOR CERTAIN NON-SQUARE DIE SHAPES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/1996
|
Application #:
|
08105547
|
Filing Dt:
|
08/12/1993
|
Title:
|
PROCESS FOR SOLDER BALL INTERCONNECTING A SEMICONDUCTOR DEVICE TO A SUBSTRATE USING A NOBLE METAL FOIL EMBEDDED INTERPOSER SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/1994
|
Application #:
|
08105838
|
Filing Dt:
|
08/12/1993
|
Title:
|
PREFORMED PLANAR STRUCTURES EMPLOYING EMBEDDED CONDUCTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/1996
|
Application #:
|
08106157
|
Filing Dt:
|
08/12/1993
|
Title:
|
FLEXIBLE PREFORMED PLANAR STRUCTURES FOR INTERPOSING BETWEEN A CHIP AND A SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/1995
|
Application #:
|
08194241
|
Filing Dt:
|
02/10/1994
|
Title:
|
METHOD AND APPARATUS FOR ISOLATION OF FLUX MATERIALS IN "FLIP-CHIP" MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/10/2002
|
Application #:
|
08229616
|
Filing Dt:
|
04/19/1994
|
Title:
|
OPTIMIZATION PROCESSING FOR INTEGRATED CIRCUIT PHYSICAL DESIGN AUTOMATION SYSTEM USING OPTIMALLY SWITCHED FITNESS IMPROVEMENT ALGORITHMS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/1999
|
Application #:
|
08229624
|
Filing Dt:
|
04/19/1994
|
Title:
|
CONGESTION BASED COST FACTOR COMPUTING APPARATUS FOR INTEGRATED CIRCUIT PHYSICAL DESIGN AUTOMATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/1996
|
Application #:
|
08229821
|
Filing Dt:
|
04/19/1994
|
Title:
|
CELL PLACEMENT ALTERATION APPARATUS FOR INTEGRATED CIRCUIT CHIP PHYSICAL DESIGN AUTOMATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
02/27/1996
|
Application #:
|
08229826
|
Filing Dt:
|
04/19/1994
|
Title:
|
INTEGRATED CIRCUIT PHYSICAL DESIGN AUTOMATION SYSTEM UTILIZING OPTIMIZATION PROCESS DECOMPOSITION AND PARALLEL PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/1997
|
Application #:
|
08229949
|
Filing Dt:
|
04/19/1994
|
Title:
|
OPTIMIZATION PROCESSING FOR INTEGRATED CIRCUIT PHYSICAL DESIGN AUTOMATION SYSTEM USING CHAOTIC FITNESS IMPROVEMENT METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
09/29/1998
|
Application #:
|
08229954
|
Filing Dt:
|
04/19/1994
|
Title:
|
FAIL-SAFE DISTRIBUTIVE PROCESSING METHOD FOR PRODUCING A HIGHEST FITNESS CELL PLACEMENT FOR AN INTEGRATED CIRCUIT CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/2000
|
Application #:
|
08230383
|
Filing Dt:
|
04/19/1994
|
Title:
|
CELL PLACEMENT REPRESENTATION AND TRANSPOSITION FOR INTEGRATED CIRCUIT PHYSICAL DESIGN AUTOMATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/1996
|
Application #:
|
08233791
|
Filing Dt:
|
04/22/1994
|
Title:
|
APPARATUS AND METHOD FOR LOGIC OPTIMIZATION BY REDUNDANCY ADDITION AND REMOVAL
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/1995
|
Application #:
|
08242246
|
Filing Dt:
|
05/13/1994
|
Title:
|
GATE ARRAY LAYOUT TO ACCOMMODATE MULTI ANGLE ION IMPLANTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/15/1995
|
Application #:
|
08251058
|
Filing Dt:
|
05/31/1994
|
Title:
|
METHOD OF LAYING OUT BOND PADS ON A SEMICONDUCTOR DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/1996
|
Application #:
|
08252231
|
Filing Dt:
|
06/01/1994
|
Title:
|
SPECIFICATION AND DESIGN OF COMPLEX DIGITAL SYSTEMS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/30/1996
|
Application #:
|
08254218
|
Filing Dt:
|
06/06/1994
|
Title:
|
METHOD AND APPARATUS FOR DETERMINING THE REACHABLE STATES IN A HYBRID MODEL STATE MACHINE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/21/1995
|
Application #:
|
08260078
|
Filing Dt:
|
06/15/1994
|
Title:
|
PROCESS FOR INTERCONNECTING CONDUCTIVE SUBSTRATES USING AN INTERPOSER HAVING CONDUCTIVE PLASTIC FILLED VIAS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/1997
|
Application #:
|
08267109
|
Filing Dt:
|
06/27/1994
|
Title:
|
METHOD AND APPARATUS FOR GENERATING CONFORMANCE TEST DATA SEQUENCES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/1996
|
Application #:
|
08268920
|
Filing Dt:
|
06/29/1994
|
Title:
|
MODELING AND ESTIMATING CROSSTALK NOISE AND DETECTING FALSE LOGIC
|
|
|
Patent #:
|
|
Issue Dt:
|
07/16/1996
|
Application #:
|
08269230
|
Filing Dt:
|
06/30/1994
|
Title:
|
APPARATUS AND METHOD FOR ANALYZING CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/25/1997
|
Application #:
|
08294973
|
Filing Dt:
|
08/24/1994
|
Title:
|
HIGH-SPEED INTERNAL INTERCONNECTION TECHNIQUE FOR INTEGRATED CIRCUITS THAT REDUCES THE NUMBER OF SIGNAL LINES THROUGH MULTIPLEXING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/1997
|
Application #:
|
08295094
|
Filing Dt:
|
08/24/1994
|
Title:
|
SEPARABLE CELLS HAVING WIRING CHANNELS FOR ROUTING SIGNALS BETWEEN SURROUNDING CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/1996
|
Application #:
|
08301687
|
Filing Dt:
|
09/07/1994
|
Title:
|
METHOD FOR ESTIMATING ROUTABILITY AND CONGESTION IN A CELL PLACEMENT FOR INTEGRATED CIRCUIT CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/1996
|
Application #:
|
08306088
|
Filing Dt:
|
09/14/1994
|
Title:
|
METHOD FOR IDENTIFYING UNTESTABLE FAULTS IN LOGIC CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/1997
|
Application #:
|
08306182
|
Filing Dt:
|
09/13/1994
|
Title:
|
METHOD OF CELL PLACEMENT FOR AN INTEGRATED CIRCUIT CHIP COMPRISING CHAOTIC PLACEMENT AND CELL OVERLAP REMOVAL
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/1997
|
Application #:
|
08306189
|
Filing Dt:
|
09/13/1994
|
Title:
|
OPTIMAL PAD LOCATION METHOD FOR MICROELECTRONIC CIRCUIT CELL PLACEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/1996
|
Application #:
|
08306385
|
Filing Dt:
|
09/13/1994
|
Title:
|
METHOD AND SYSTEM FOR IMPROVING A PLACEMENT OF CELLS USING ENERGETIC PLACEMENT WITH ALTERNATING CONTRACTION AND EXPANSION OPERATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/03/1996
|
Application #:
|
08307942
|
Filing Dt:
|
09/16/1994
|
Title:
|
METHOD FOR DESIGNING LOW PROFILE VARIABLE WIDTH INPUT/OUTPUT CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/1997
|
Application #:
|
08318275
|
Filing Dt:
|
10/05/1994
|
Title:
|
CELL PLACEMENT METHOD FOR MICROELECTRONIC INTEGRATED CIRCUIT COMBINING CLUSTERING, CLUSTER PLACEMENT AND DE-CLUSTERING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/1997
|
Application #:
|
08327338
|
Filing Dt:
|
10/21/1994
|
Title:
|
DELAY TESTING OF HIGH-PERFORMANCE DIGITAL COMPONENTS BY A SLOW-SPEED TESTER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/26/1996
|
Application #:
|
08333367
|
Filing Dt:
|
11/02/1994
|
Title:
|
MICROELECTRONIC INTEGRATED CIRCUIT STRUCTURE AND METHOD USING THREE DIRECTIONAL INTERCONNECT ROUTING BASED ON HEXAGONAL GEOMETRY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/1995
|
Application #:
|
08365264
|
Filing Dt:
|
12/28/1994
|
Title:
|
METHOD AND APPARATUS FOR TESTING LARGE EMBEDDED COUNTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/30/1996
|
Application #:
|
08365394
|
Filing Dt:
|
12/28/1994
|
Title:
|
METHOD FOR BUILT-IN SELF-TESTING OF RING-ADDRESS FIFOS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/1997
|
Application #:
|
08367556
|
Filing Dt:
|
01/03/1995
|
Title:
|
PROGRAMMABLE MICROSYSTEMS IN SILICON
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/1997
|
Application #:
|
08377844
|
Filing Dt:
|
01/25/1995
|
Title:
|
TIMING SHELL GENERATION THROUGH NETLIST REDUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/1996
|
Application #:
|
08378435
|
Filing Dt:
|
01/26/1995
|
Title:
|
METHOD AND APPARATUS FOR TESTING LONG COUNTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/1996
|
Application #:
|
08387154
|
Filing Dt:
|
02/10/1995
|
Title:
|
SEMICONDUCTOR BOND PAD STRUCTURE AND INCREASED BOND PAD COUNT PER DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/21/1999
|
Application #:
|
08396541
|
Filing Dt:
|
03/01/1995
|
Title:
|
MICROELECTRONIC INTEGRATED CIRCUIT INCLUDING HEXAGONAL CMOS "NAND" GATE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/1997
|
Application #:
|
08401099
|
Filing Dt:
|
03/06/1995
|
Title:
|
SYSTEM AND METHOD FOR PERFORMING OPTICAL PROXIMITY CORRECTION ON MACROCELL LIBRARIES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/05/2002
|
Application #:
|
08409191
|
Filing Dt:
|
03/23/1995
|
Title:
|
SYNTHESIS SHELL GENRATION AND USE IN ASIC DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/1997
|
Application #:
|
08409757
|
Filing Dt:
|
03/24/1995
|
Title:
|
PHYSICAL DESIGN AUTOMATION SYSTEM AND METHOD USING HIERARCHICAL CLUSTERIZATION AND PLACEMENT IMPROVEMENT BASED ON COMPLETE RE-PLACEMENT OF CELL CLUSTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/02/1996
|
Application #:
|
08416457
|
Filing Dt:
|
04/03/1995
|
Title:
|
FLOORPLANNING TECHNIQUE USING MULTI-PARTITIONING BASED ON A PARTITION COST FACTOR FOR NON-SQUARE SHAPED PARTITONS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/29/1996
|
Application #:
|
08428323
|
Filing Dt:
|
04/25/1995
|
Title:
|
PREFORMED PLANAR STRUCTURES FOR SEMICONDUCTOR DEVICE ASSEMBLIES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/1996
|
Application #:
|
08429605
|
Filing Dt:
|
04/27/1995
|
Title:
|
OVERMOLDED SEMICONDUCTOR PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/03/1997
|
Application #:
|
08430399
|
Filing Dt:
|
04/28/1995
|
Title:
|
HIGH DENSITY BOND PAD LAYOUT ARRANGEMENTS FIR SEMICONDUCTOR DIES, AND CONNECTING TO THE BOND PADS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/1997
|
Application #:
|
08432535
|
Filing Dt:
|
05/02/1995
|
Title:
|
PARTIALLY-MOLDED, PCB CHIP CARRIER PACKAGE FOR CERTAIN NON-SQUARE DIE SHAPES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/1997
|
Application #:
|
08434660
|
Filing Dt:
|
05/04/1995
|
Title:
|
SEMICONDUCTOR CELL HAVING A VARIABLE TRANSISTOR WIDTH
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/1998
|
Application #:
|
08441539
|
Filing Dt:
|
05/15/1995
|
Title:
|
METHOD OF CALCULATING MACROCELL POWER AND DELAY VALUES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/27/1999
|
Application #:
|
08451177
|
Filing Dt:
|
05/26/1995
|
Title:
|
AUTOMATED GENERATION OF MEGACELLS IN AN INTEGRATED CIRCUIT DESIGN SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/13/1998
|
Application #:
|
08470945
|
Filing Dt:
|
06/05/1995
|
Title:
|
SEMICONDUCTOR DEVICE ASSEMBLY TECHNIQUES USING PREFORMED PLANAR STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/1997
|
Application #:
|
08473543
|
Filing Dt:
|
06/07/1995
|
Title:
|
LAYOUT CONFIGURATION FOR AN INTEGRATED CIRCUIT GATE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/28/1998
|
Application #:
|
08476431
|
Filing Dt:
|
06/07/1995
|
Title:
|
NON-SQUARE DIE FOR INTEGRATED CIRCUITS AND SYSTEMS CONTAINING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/1997
|
Application #:
|
08477490
|
Filing Dt:
|
06/07/1995
|
Title:
|
CONFIGURATION MANAGEMENT AND AUTOMATED TEST SYSTEM FOR ASIC DESIGN SOFTWARE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/1997
|
Application #:
|
08477827
|
Filing Dt:
|
06/07/1995
|
Title:
|
OPTICAL CORRECTIVE TECHNIQUES WITH RETICLE FORMATION AND RETICLE STITCHING TO PROVIDE DESIGN FLEXIBILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/18/1997
|
Application #:
|
08489270
|
Filing Dt:
|
06/09/1995
|
Title:
|
APPARATUS AND METHOD FOR ANALYZING CIRCUITS USING REDUCED-ORDER MODELING OF LARGE LINEAR SUBSCIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/20/1998
|
Application #:
|
08491433
|
Filing Dt:
|
06/16/1995
|
Title:
|
METHOD FOR LOCAL RIP-UP AND REROUTE OF SIGNAL PATHS IN AN IC DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
06/18/2002
|
Application #:
|
08517142
|
Filing Dt:
|
08/21/1995
|
Title:
|
HEXAGONAL ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/21/1998
|
Application #:
|
08517153
|
Filing Dt:
|
08/21/1995
|
Title:
|
HEXAGONAL DRAM ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/13/1998
|
Application #:
|
08517171
|
Filing Dt:
|
08/21/1995
|
Title:
|
CAD FOR HEXAGONAL ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/16/1999
|
Application #:
|
08517189
|
Filing Dt:
|
08/21/1995
|
Title:
|
HEXAGONAL SENSE CELL ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/1998
|
Application #:
|
08517236
|
Filing Dt:
|
08/21/1995
|
Title:
|
HEXAGONAL ARCHITECTURE WITH TRIANGULAR SHAPED CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/01/1998
|
Application #:
|
08517266
|
Filing Dt:
|
08/21/1995
|
Title:
|
HEXAGONAL SRAM ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/30/1999
|
Application #:
|
08517339
|
Filing Dt:
|
08/21/1995
|
Title:
|
TRI-DIRECTIONAL INTERCONNECT ARCHITECTURE FOR SRAM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/1999
|
Application #:
|
08517406
|
Filing Dt:
|
08/21/1995
|
Title:
|
ARCHITECTURE HAVING DIAMOND SHAPED OR PARALLELOGRAM SHAPED CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/15/1998
|
Application #:
|
08517441
|
Filing Dt:
|
08/21/1995
|
Title:
|
POLYDIRECTIONAL NON-ORTHOGINAL THREE LAYER INTERCONNECT ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/26/1999
|
Application #:
|
08517451
|
Filing Dt:
|
08/21/1995
|
Title:
|
TRIANGULAR SEMICONDUCTOR 'NAND' GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/1998
|
Application #:
|
08517508
|
Filing Dt:
|
08/21/1995
|
Title:
|
HEXAGONAL FIELD PROGRAMMABLE GATE ARRAY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2000
|
Application #:
|
08517892
|
Filing Dt:
|
08/21/1995
|
Title:
|
TRIANGULAR SEMICONDUCTOR OR GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/16/1997
|
Application #:
|
08525839
|
Filing Dt:
|
09/08/1995
|
Title:
|
PHYSICAL DESIGN AUTOMATION SYSTEM AND PROCESS FOR DESIGNING INTEGRATED CIRCUIT CHIPS USING MULTIWAY PARTITIONING WITH CONSTRAINTS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/1998
|
Application #:
|
08536004
|
Filing Dt:
|
09/29/1995
|
Title:
|
PHYSICAL DESIGN AUTOMATION SYSTEM AND PROCESS FOR DESIGNING INTEGRATED CIRCUIT CHIPS USING GENERALIZED ASSIGNMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/1997
|
Application #:
|
08545462
|
Filing Dt:
|
10/19/1995
|
Title:
|
DEFECT ISOLATION USING SCAN-PATH TESTING AND ELECTRON BEAM PROBING IN MULTI-LEVEL HIGH DENSITY ASICS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/16/1997
|
Application #:
|
08545879
|
Filing Dt:
|
10/20/1995
|
Title:
|
METHOD AND APPARATUS FOR TESTING OF SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/1997
|
Application #:
|
08546055
|
Filing Dt:
|
10/20/1995
|
Title:
|
METHOD AND APPARATUS FOR BUILT-IN SELF-TEST WITH MULTIPLE CLOCK CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/14/1997
|
Application #:
|
08552421
|
Filing Dt:
|
11/03/1995
|
Title:
|
METHOD TO DERIVE THE FUNCTIONALITY OF A DIGITAL CIRCUIT FROM ITS MASK LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/14/1998
|
Application #:
|
08558165
|
Filing Dt:
|
11/13/1995
|
Title:
|
METHOD FOR PRODUCING INTEGRATED CIRCUIT CHIP HAVING OPTIMIZED CELL PLACEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/03/1997
|
Application #:
|
08559206
|
Filing Dt:
|
11/13/1995
|
Title:
|
COMPUTER IMPLEMENTED METHOD FOR PRODUCING OPTIMIZED CELL PLACEMENT FOR INTEGRATED CIRCUIT CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/1998
|
Application #:
|
08560588
|
Filing Dt:
|
11/20/1995
|
Title:
|
PHYSICAL DESIGN AUTOMATION SYSTEM AND PROCESS FOR DESIGNING INTEGRATED CIRCUIT CHIPS USING FUZZY CELL CLUSTERIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/10/1998
|
Application #:
|
08560834
|
Filing Dt:
|
11/20/1995
|
Title:
|
COMPUTER IMPLEMENTED METHOD FOR LEVELING INTERCONNECT WIRING DENSITY IN A CELL PLACEMENT FOR AN INTEGRATED CIRCUIT CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
06/01/1999
|
Application #:
|
08560848
|
Filing Dt:
|
11/20/1995
|
Title:
|
PHYSICAL DESIGN AUTOMATION SYSTEM AND PROCESS FOR DESIGNING INTEGRATED CIRCUIT CHIPS USING HIGHLY PARALLEL SIEVE OPTIMIZATION WITH MULTIPLE "JIGGLES"
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/1997
|
Application #:
|
08567894
|
Filing Dt:
|
12/06/1995
|
Title:
|
MICROELECTRONIC INTEGRATED CIRCUIT INCLUDING TRIANGULAR SEMICONDUCTOR "OR" GATE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/30/1998
|
Application #:
|
08577454
|
Filing Dt:
|
12/22/1995
|
Title:
|
METHOD AND APPARATUS FOR PSEUDORANDOM BOUNDARY-SCAN TESTING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/23/1999
|
Application #:
|
08580908
|
Filing Dt:
|
12/29/1995
|
Title:
|
HIGH DENSITY GATE ARRAY CELL ARCHITECTURE WITH METALLIZATION ROUTING TRACKS HAVING A VARIABLE PITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/1998
|
Application #:
|
08586174
|
Filing Dt:
|
01/17/1996
|
Title:
|
LOOP-BACK TEST SYSTEM AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
09/24/1996
|
Application #:
|
08599289
|
Filing Dt:
|
02/09/1996
|
Title:
|
METHOD FOR IDENTIFYING UNTESTABLE & REDUNDANT FAULTS IN SEQUENTIAL LOGIC CIRCUITS.
|
|