skip navigationU S P T O SealUnited States Patent and Trademark Office AOTW logo
Home|Site Index|Search|Guides|Contacts|eBusiness|eBiz alerts|News|Help
Assignments on the Web > Patent Query
Patent Assignment Details
NOTE:Results display only for issued patents and published applications. For pending or abandoned applications please consult USPTO staff.

Reel/Frame:049490/0001   Pages: 892
Recorded: 11/29/2018
Conveyance: SECURITY AGREEMENT
1
Patent #:
Issue Dt:
11/28/2017
Application #:
15168899
Filing Dt:
05/31/2016
Publication #:
Pub Dt:
11/30/2017
Title:
DEVICES AND METHODS OF FORMING LOW RESISTIVITY NOBLE METAL INTERCONNECT
2
Patent #:
NONE
Issue Dt:
Application #:
15168930
Filing Dt:
05/31/2016
Publication #:
Pub Dt:
11/30/2017
Title:
DEVICES AND METHODS OF FORMING LOW RESISTIVITY NOBLE METAL INTERCONNECT WITH IMPROVED ADHESION
3
Patent #:
Issue Dt:
10/24/2017
Application #:
15169342
Filing Dt:
05/31/2016
Title:
METHODS, APPARATUS AND SYSTEM FOR PROVIDING NMOS-ONLY MEMORY CELLS
4
Patent #:
Issue Dt:
12/05/2017
Application #:
15170109
Filing Dt:
06/01/2016
Publication #:
Pub Dt:
12/07/2017
Title:
METHOD OF CONCURRENTLY FORMING SOURCE/DRAIN AND GATE CONTACTS AND RELATED DEVICE
5
Patent #:
Issue Dt:
06/27/2017
Application #:
15170126
Filing Dt:
06/01/2016
Title:
DUAL THICK EG OXIDE INTEGRATION UNDER AGGRESSIVE SG FIN PITCH
6
Patent #:
Issue Dt:
07/03/2018
Application #:
15170134
Filing Dt:
06/01/2016
Publication #:
Pub Dt:
03/30/2017
Title:
FIELD EFFECT TRANSISTOR DEVICE SPACERS
7
Patent #:
Issue Dt:
10/17/2017
Application #:
15170224
Filing Dt:
06/01/2016
Title:
DEEP TRENCH CAPACITOR WITH METAL PLATE
8
Patent #:
Issue Dt:
02/13/2018
Application #:
15171314
Filing Dt:
06/02/2016
Publication #:
Pub Dt:
12/07/2017
Title:
INTEGRATED CIRCUIT STRUCTURE HAVING DEEP TRENCH CAPACITOR AND THROUGH-SILICON VIA AND METHOD OF FORMING SAME
9
Patent #:
Issue Dt:
03/27/2018
Application #:
15171320
Filing Dt:
06/02/2016
Publication #:
Pub Dt:
12/07/2017
Title:
INTEGRATED CIRCUIT STRUCTURE HAVING DEEP TRENCH CAPACITOR AND THROUGH-SILICON VIA AND METHOD OF FORMING SAME
10
Patent #:
Issue Dt:
05/02/2017
Application #:
15171795
Filing Dt:
06/02/2016
Title:
METHODS OF FORMING REPLACEMENT GATE STRUCTURES AND BOTTOM AND TOP SOURCE/DRAIN REGIONS ON A VERTICAL TRANSISTOR DEVICE
11
Patent #:
Issue Dt:
04/04/2017
Application #:
15172201
Filing Dt:
06/03/2016
Publication #:
Pub Dt:
03/02/2017
Title:
FIN LINER INTEGRATION UNDER AGGRESSIVE PITCH
12
Patent #:
Issue Dt:
12/27/2016
Application #:
15172366
Filing Dt:
06/03/2016
Publication #:
Pub Dt:
09/29/2016
Title:
METHOD AND STRUCTURE TO SUPPRESS FINFET HEATING
13
Patent #:
Issue Dt:
10/02/2018
Application #:
15172551
Filing Dt:
06/03/2016
Publication #:
Pub Dt:
12/07/2017
Title:
INTERCONNECT STRUCTURE WITH CAPACITOR ELEMENT AND RELATED METHODS
14
Patent #:
Issue Dt:
12/05/2017
Application #:
15173756
Filing Dt:
06/06/2016
Publication #:
Pub Dt:
12/07/2017
Title:
SEMICONDUCTOR LAYOUT GENERATION
15
Patent #:
Issue Dt:
10/03/2017
Application #:
15173766
Filing Dt:
06/06/2016
Title:
THRESHOLD VOLTAGE AND WELL IMPLANTATION METHOD FOR SEMICONDUCTOR DEVICES
16
Patent #:
Issue Dt:
01/02/2018
Application #:
15174147
Filing Dt:
07/22/2016
Publication #:
Pub Dt:
01/25/2018
Title:
MULTIPLE STEP THIN FILM DEPOSITION METHOD FOR HIGH CONFORMALITY
17
Patent #:
Issue Dt:
06/26/2018
Application #:
15174273
Filing Dt:
06/06/2016
Publication #:
Pub Dt:
12/07/2017
Title:
SEMICONDUCTOR DEVICES
18
Patent #:
Issue Dt:
12/04/2018
Application #:
15175101
Filing Dt:
06/07/2016
Publication #:
Pub Dt:
12/07/2017
Title:
SEMICONDUCTOR WAFER INSPECTION USING CARE AREA GROUP-SPECIFIC THRESHOLD SETTINGS FOR DETECTING DEFECTS
19
Patent #:
Issue Dt:
10/17/2017
Application #:
15175187
Filing Dt:
06/07/2016
Title:
METHODS FOR FORMING MASK LAYERS USING A FLOWABLE CARBON-CONTAINING SILICON DIOXIDE MATERIAL
20
Patent #:
Issue Dt:
02/13/2018
Application #:
15175290
Filing Dt:
06/07/2016
Publication #:
Pub Dt:
12/07/2017
Title:
PRODUCING WAFER LEVEL PACKAGING USING LEADFRAME STRIP AND RELATED DEVICE
21
Patent #:
Issue Dt:
08/22/2017
Application #:
15175308
Filing Dt:
06/07/2016
Title:
METHOD FOR PRODUCING SELF-ALIGNED LINE END VIAS AND RELATED DEVICE
22
Patent #:
Issue Dt:
02/06/2018
Application #:
15175466
Filing Dt:
06/07/2016
Publication #:
Pub Dt:
12/07/2017
Title:
SELF PRE-CHARGING MEMORY CIRCUITS
23
Patent #:
Issue Dt:
11/07/2017
Application #:
15175495
Filing Dt:
06/07/2016
Title:
INTERCONNECT STRUCTURE FOR SEMICONDUCTOR DEVICES WITH MULTIPLE POWER RAILS AND REDUNDANCY
24
Patent #:
Issue Dt:
05/02/2017
Application #:
15175540
Filing Dt:
06/07/2016
Publication #:
Pub Dt:
12/01/2016
Title:
METHOD FOR FORMING SOURCE/DRAIN CONTACTS DURING CMOS INTEGRATION USING CONFINED EPITAXIAL GROWTH TECHNIQUES AND THE RESULTING SEMICONDUCTOR DEVICES
25
Patent #:
Issue Dt:
10/24/2017
Application #:
15175573
Filing Dt:
06/07/2016
Title:
COBALT INTERCONNECTS COVERED BY A METAL CAP
26
Patent #:
Issue Dt:
07/25/2017
Application #:
15175578
Filing Dt:
06/07/2016
Title:
LATENCY COMPENSATION NETWORK USING TIMING SLACK SENSORS
27
Patent #:
Issue Dt:
09/18/2018
Application #:
15175767
Filing Dt:
06/07/2016
Publication #:
Pub Dt:
12/07/2017
Title:
SECURE HYPER TRANSFER OF LARGE FILES
28
Patent #:
Issue Dt:
08/15/2017
Application #:
15175776
Filing Dt:
06/07/2016
Publication #:
Pub Dt:
02/16/2017
Title:
GATE TIE-DOWN ENABLEMENT WITH INNER SPACER
29
Patent #:
Issue Dt:
04/18/2017
Application #:
15175835
Filing Dt:
06/07/2016
Publication #:
Pub Dt:
02/16/2017
Title:
GATE TIE-DOWN ENABLEMENT WITH INNER SPACER
30
Patent #:
Issue Dt:
06/26/2018
Application #:
15176296
Filing Dt:
06/08/2016
Publication #:
Pub Dt:
03/23/2017
Title:
METHOD INCLUDING AN ADJUSTMENT OF A PLURALITY OF WAFER HANDLING ELEMENTS, SYSTEM INCLUDING A PLURALITY OF WAFER HANDLING ELEMENTS AND PHOTOLITHOGRAPHY TRACK
31
Patent #:
Issue Dt:
12/12/2017
Application #:
15176595
Filing Dt:
06/08/2016
Publication #:
Pub Dt:
12/14/2017
Title:
TILED-STRESS-ALLEVIATING PAD STRUCTURE
32
Patent #:
Issue Dt:
10/31/2017
Application #:
15176598
Filing Dt:
06/08/2016
Title:
INTEGRATED CIRCUIT STRUCTURE HAVING THROUGH-SILICON VIA AND METHOD OF FORMING SAME
33
Patent #:
NONE
Issue Dt:
Application #:
15177417
Filing Dt:
06/09/2016
Publication #:
Pub Dt:
12/14/2017
Title:
STANDARD CELL LAYOUT AND METHOD OF ARRANGING A PLURALITY OF STANDARD CELLS
34
Patent #:
Issue Dt:
08/01/2017
Application #:
15178134
Filing Dt:
06/09/2016
Title:
FORMATION OF SEMICONDUCTOR STRUCTURES EMPLOYING SELECTIVE REMOVAL OF FINS
35
Patent #:
Issue Dt:
03/27/2018
Application #:
15178853
Filing Dt:
06/10/2016
Publication #:
Pub Dt:
09/29/2016
Title:
METHOD FOR MAKING A SEMICONDUCTOR DEVICE WITH SIDEWAL SPACERS FOR CONFINING EPITAXIAL GROWTH
36
Patent #:
Issue Dt:
01/01/2019
Application #:
15178871
Filing Dt:
06/10/2016
Publication #:
Pub Dt:
12/14/2017
Title:
SELF-ALIGNED FINFET FORMATION
37
Patent #:
Issue Dt:
04/25/2017
Application #:
15179393
Filing Dt:
06/10/2016
Publication #:
Pub Dt:
03/23/2017
Title:
POC PROCESS FLOW FOR CONFORMAL RECESS FILL
38
Patent #:
Issue Dt:
10/17/2017
Application #:
15179620
Filing Dt:
06/10/2016
Publication #:
Pub Dt:
09/29/2016
Title:
BURIED SOURCE-DRAIN CONTACT FOR INTEGRATED CIRCUIT TRANSISTOR DEVICES AND METHOD OF MAKING SAME
39
Patent #:
Issue Dt:
08/22/2017
Application #:
15179992
Filing Dt:
06/11/2016
Publication #:
Pub Dt:
06/08/2017
Title:
STRUCTURE TO PREVENT LATERAL EPITAXIAL GROWTH IN SEMICONDUCTOR DEVICES
40
Patent #:
Issue Dt:
03/20/2018
Application #:
15180158
Filing Dt:
06/13/2016
Publication #:
Pub Dt:
10/06/2016
Title:
METHOD FOR MAKING STRAINED SEMICONDUCTOR DEVICE AND RELATED METHODS
41
Patent #:
Issue Dt:
03/20/2018
Application #:
15180158
Filing Dt:
06/13/2016
Publication #:
Pub Dt:
10/06/2016
Title:
METHOD FOR MAKING STRAINED SEMICONDUCTOR DEVICE AND RELATED METHODS
42
Patent #:
Issue Dt:
12/12/2017
Application #:
15180422
Filing Dt:
06/13/2016
Publication #:
Pub Dt:
12/14/2017
Title:
FORMATION OF BOTTOM JUNCTION IN VERTICAL FET DEVICES
43
Patent #:
Issue Dt:
07/16/2019
Application #:
15180860
Filing Dt:
06/13/2016
Publication #:
Pub Dt:
10/06/2016
Title:
FINFETS HAVING STRAINED CHANNELS, AND METHODS OF FABRICATING FINFETS HAVING STRAINED CHANNELS
44
Patent #:
Issue Dt:
03/13/2018
Application #:
15181676
Filing Dt:
06/14/2016
Publication #:
Pub Dt:
06/01/2017
Title:
SEMICONDUCTOR DEVICE INCLUDING FINFET AND FIN VARACTOR
45
Patent #:
NONE
Issue Dt:
Application #:
15181834
Filing Dt:
06/14/2016
Publication #:
Pub Dt:
12/14/2017
Title:
Reconfigurable MOS Varactor
46
Patent #:
Issue Dt:
07/16/2019
Application #:
15181843
Filing Dt:
06/14/2016
Publication #:
Pub Dt:
02/02/2017
Title:
HIGH DOPED III-V SOURCE/DRAIN JUNCTIONS FOR FIELD EFFECT TRANSISTORS
47
Patent #:
Issue Dt:
04/25/2017
Application #:
15181992
Filing Dt:
06/14/2016
Publication #:
Pub Dt:
03/09/2017
Title:
FORMING RELIABLE CONTACTS ON TIGHT SEMICONDUCTOR PITCH
48
Patent #:
Issue Dt:
09/12/2017
Application #:
15182068
Filing Dt:
06/14/2016
Title:
SEMICONDUCTOR STRUCTURE WITH BACK-GATE SWITCHING
49
Patent #:
NONE
Issue Dt:
Application #:
15182487
Filing Dt:
06/14/2016
Publication #:
Pub Dt:
12/14/2017
Title:
METHOD, APPARATUS AND SYSTEM FOR FABRICATING SELF-ALIGNED CONTACT USING BLOCK-TYPE HARD MASK
50
Patent #:
Issue Dt:
06/26/2018
Application #:
15182794
Filing Dt:
06/15/2016
Publication #:
Pub Dt:
12/21/2017
Title:
DEVICES AND METHODS OF FORMING ASYMMETRIC LINE/SPACE WITH BARRIERLESS METALLIZATION
51
Patent #:
Issue Dt:
01/23/2018
Application #:
15183390
Filing Dt:
06/15/2016
Publication #:
Pub Dt:
01/26/2017
Title:
HIGH-K AND P-TYPE WORK FUNCTION METAL FIRST FABRICATION PROCESS HAVING IMPROVED ANNEALING PROCESS FLOWS
52
Patent #:
Issue Dt:
10/09/2018
Application #:
15184164
Filing Dt:
06/16/2016
Publication #:
Pub Dt:
12/21/2017
Title:
FEED-FORWARD FOR SILICON INSPECTIONS (DFM2CFM : DESIGN TO SILICON) & FEED-BACK FOR WEAKPOINT PREDICTOR DECKS (CFM2DFM : SILICON TO DESIGN) GUIDED BY MARKER CLASSIFICATION, SAMPLING, AND HIGHER DIMENSIONAL ANALYSIS
53
Patent #:
Issue Dt:
06/27/2017
Application #:
15185185
Filing Dt:
06/17/2016
Title:
PEDESTAL ALIGNMENT TOOL FOR AN ORIENTER PEDESTAL OF AN ION IMPLANT DEVICE
54
Patent #:
Issue Dt:
04/25/2017
Application #:
15185267
Filing Dt:
06/17/2016
Title:
JUNCTION FORMATION WITH REDUCED Ceff FOR 22NM FDSOI DEVICES
55
Patent #:
Issue Dt:
03/20/2018
Application #:
15185593
Filing Dt:
06/17/2016
Publication #:
Pub Dt:
12/21/2017
Title:
GATE PATTERNING FOR AC AND DC PERFORMANCE BOOST
56
Patent #:
Issue Dt:
02/27/2018
Application #:
15185801
Filing Dt:
06/17/2016
Publication #:
Pub Dt:
10/06/2016
Title:
SEMICONDUCTOR STRUCTURE HAVING SOURCE/DRAIN GOUGING IMMUNITY
57
Patent #:
Issue Dt:
01/02/2018
Application #:
15185956
Filing Dt:
06/17/2016
Publication #:
Pub Dt:
12/21/2017
Title:
ALGORITHMIC N SEARCH/M WRITE TERNARY CONTENT ADDRESSABLE MEMORY (TCAM)
58
Patent #:
Issue Dt:
03/27/2018
Application #:
15187048
Filing Dt:
06/20/2016
Publication #:
Pub Dt:
12/21/2017
Title:
ELECTRICAL AND OPTICAL VIA CONNECTIONS ON A SAME CHIP
59
Patent #:
Issue Dt:
06/13/2017
Application #:
15187080
Filing Dt:
06/20/2016
Title:
DEVICES AND METHODS OF IMPROVING DEVICE PERFORMANCE THROUGH GATE CUT LAST PROCESS
60
Patent #:
Issue Dt:
05/08/2018
Application #:
15187126
Filing Dt:
06/20/2016
Publication #:
Pub Dt:
12/21/2017
Title:
MASK SUBSTRATE STRUCTURE
61
Patent #:
Issue Dt:
12/19/2017
Application #:
15187860
Filing Dt:
06/21/2016
Publication #:
Pub Dt:
12/21/2017
Title:
FABRICATION OF INTEGRATED CIRCUIT STRUCTURES FOR BIPOLOR TRANSISTORS
62
Patent #:
Issue Dt:
05/08/2018
Application #:
15188419
Filing Dt:
06/21/2016
Publication #:
Pub Dt:
10/13/2016
Title:
III-V LASERS WITH INTEGRATED SILICON PHOTONIC CIRCUITS
63
Patent #:
Issue Dt:
12/26/2017
Application #:
15189432
Filing Dt:
06/22/2016
Publication #:
Pub Dt:
12/28/2017
Title:
ANTI-FUSES WITH REDUCED PROGRAMMING VOLTAGES
64
Patent #:
Issue Dt:
06/20/2017
Application #:
15189476
Filing Dt:
06/22/2016
Title:
III-V NFETs INCLUDING CHANNEL BARRIER LAYERS TO REDUCE BAND-TO-BAND LEAKAGE CURRENT
65
Patent #:
Issue Dt:
05/08/2018
Application #:
15190323
Filing Dt:
06/23/2016
Publication #:
Pub Dt:
12/28/2017
Title:
METHODS FOR CROSSED-FINS FINFET DEVICE FOR SENSING AND MEASURING MAGNETIC FIELDS
66
Patent #:
Issue Dt:
05/02/2017
Application #:
15190365
Filing Dt:
06/23/2016
Publication #:
Pub Dt:
11/17/2016
Title:
CARBON NANOTUBE DEVICE
67
Patent #:
Issue Dt:
10/06/2020
Application #:
15190778
Filing Dt:
06/23/2016
Publication #:
Pub Dt:
05/04/2017
Title:
TRENCH SILICIDE CONTACTS WITH HIGH SELECTIVITY PROCESS
68
Patent #:
Issue Dt:
12/26/2017
Application #:
15191723
Filing Dt:
06/24/2016
Publication #:
Pub Dt:
10/20/2016
Title:
SEMICONDUCTOR DEVICE CONTACT STRUCTURE HAVING STACKED NICKEL, COPPER, AND TIN LAYERS
69
Patent #:
Issue Dt:
11/21/2017
Application #:
15193300
Filing Dt:
06/27/2016
Title:
METHODS THAT USE AT LEAST A DUAL DAMASCENE PROCESS AND, OPTIONALLY, A SINGLE DAMASCENE PROCESS TO FORM INTERCONNECTS WITH HYBRID METALLIZATION AND THE RESULTING STRUCTURES
70
Patent #:
Issue Dt:
03/06/2018
Application #:
15193502
Filing Dt:
06/27/2016
Publication #:
Pub Dt:
12/28/2017
Title:
SELF-CONTAINED METROLOGY WAFER CARRIER SYSTEMS
71
Patent #:
NONE
Issue Dt:
Application #:
15193700
Filing Dt:
06/27/2016
Publication #:
Pub Dt:
12/28/2017
Title:
METHOD TO MITIGATE CHIP PACKAGE INTERACTION RISK ON DIE CORNER USING REINFORCING TILES
72
Patent #:
Issue Dt:
03/28/2017
Application #:
15193770
Filing Dt:
06/27/2016
Publication #:
Pub Dt:
10/20/2016
Title:
INTEGRATED CIRCUIT PRODUCT WITH BULK AND SOI SEMICONDUCTOR DEVICES
73
Patent #:
Issue Dt:
07/18/2017
Application #:
15193867
Filing Dt:
06/27/2016
Title:
VERTICAL CHANNEL TRANSISTOR-BASED SEMICONDUCTOR MEMORY STRUCTURE
74
Patent #:
Issue Dt:
04/30/2019
Application #:
15194682
Filing Dt:
06/28/2016
Publication #:
Pub Dt:
12/28/2017
Title:
METHOD OF FORMING A GATE CONTACT STRUCTURE AND SOURCE/DRAIN CONTACT STRUCTURE FOR A SEMICONDUCTOR DEVICE
75
Patent #:
Issue Dt:
05/12/2020
Application #:
15195029
Filing Dt:
06/28/2016
Publication #:
Pub Dt:
12/28/2017
Title:
TAMPER DETECTION FOR A CHIP PACKAGE
76
Patent #:
NONE
Issue Dt:
Application #:
15195988
Filing Dt:
06/28/2016
Publication #:
Pub Dt:
12/28/2017
Title:
NOVEL STI PROCESS FOR SDB DEVICES
77
Patent #:
Issue Dt:
05/05/2020
Application #:
15196335
Filing Dt:
06/29/2016
Publication #:
Pub Dt:
01/04/2018
Title:
SURFACE AREA AND SCHOTTKY BARRIER HEIGHT ENGINEERING FOR CONTACT TRENCH EPITAXY
78
Patent #:
Issue Dt:
12/18/2018
Application #:
15196371
Filing Dt:
06/29/2016
Publication #:
Pub Dt:
01/04/2018
Title:
SEMICONDUCTOR CONTACT
79
Patent #:
Issue Dt:
07/17/2018
Application #:
15196915
Filing Dt:
06/29/2016
Publication #:
Pub Dt:
01/04/2018
Title:
DIAGNOSING FAILURE LOCATIONS OF AN INTEGRATED CIRCUIT WITH LOGIC BUILT-IN SELF-TEST
80
Patent #:
Issue Dt:
11/21/2017
Application #:
15196920
Filing Dt:
06/29/2016
Title:
HETEROJUNCTION BIPOLAR TRANSISTOR WITH STRESS COMPONENT
81
Patent #:
Issue Dt:
01/30/2018
Application #:
15197892
Filing Dt:
06/30/2016
Publication #:
Pub Dt:
01/04/2018
Title:
FORMING DEFECT-FREE RELAXED SIGE FINS
82
Patent #:
Issue Dt:
01/23/2018
Application #:
15197944
Filing Dt:
06/30/2016
Publication #:
Pub Dt:
01/04/2018
Title:
METHODS OF FORMING A PROTECTION LAYER ON AN ISOLATION REGION OF IC PRODUCTS COMPRISING FINFET DEVICES
83
Patent #:
Issue Dt:
07/31/2018
Application #:
15198038
Filing Dt:
06/30/2016
Publication #:
Pub Dt:
11/02/2017
Title:
SEMICONDUCTOR DEVICE AND METHOD
84
Patent #:
Issue Dt:
02/06/2018
Application #:
15198044
Filing Dt:
06/30/2016
Publication #:
Pub Dt:
01/04/2018
Title:
INTERCONNECTS FOR VERTICAL-TRANSPORT FIELD-EFFECT TRANSISTORS
85
Patent #:
Issue Dt:
03/27/2018
Application #:
15198309
Filing Dt:
06/30/2016
Publication #:
Pub Dt:
01/04/2018
Title:
VERTICAL TRANSISTORS AND METHODS OF FORMING SAME
86
Patent #:
NONE
Issue Dt:
Application #:
15198570
Filing Dt:
06/30/2016
Publication #:
Pub Dt:
01/04/2018
Title:
FORMING A SILICON BASED LAYER IN A TRENCH TO PREVENT CORNER ROUNDING
87
Patent #:
Issue Dt:
11/24/2020
Application #:
15200475
Filing Dt:
07/01/2016
Publication #:
Pub Dt:
01/04/2018
Title:
METHOD, APPARATUS AND SYSTEM FOR WIDE METAL LINE FOR SADP ROUTING
88
Patent #:
Issue Dt:
03/19/2019
Application #:
15200716
Filing Dt:
07/01/2016
Publication #:
Pub Dt:
05/04/2017
Title:
SOURCE AND DRAIN EPITAXIAL SEMICONDUCTOR MATERIAL INTEGRATION FOR HIGH VOLTAGE SEMICONDUCTOR DEVICES
89
Patent #:
Issue Dt:
05/08/2018
Application #:
15201771
Filing Dt:
07/05/2016
Publication #:
Pub Dt:
01/11/2018
Title:
ADVANCED PROCESS CONTROL METHODS FOR PROCESS-AWARE DIMENSION TARGETING
90
Patent #:
NONE
Issue Dt:
Application #:
15201838
Filing Dt:
07/05/2016
Publication #:
Pub Dt:
10/27/2016
Title:
CONTACT GEOMETRY HAVING A GATE SILICON LENGTH DECOUPLED FROM A TRANSISTOR LENGTH
91
Patent #:
Issue Dt:
04/10/2018
Application #:
15202764
Filing Dt:
07/06/2016
Publication #:
Pub Dt:
01/11/2018
Title:
METHOD AND APPARATUS FOR PLACING A GATE CONTACT INSIDE AN ACTIVE REGION OF A SEMICONDUCTOR
92
Patent #:
Issue Dt:
11/21/2017
Application #:
15202817
Filing Dt:
07/06/2016
Title:
METHOD AND APPARATUS FOR PLACING A GATE CONTACT INSIDE A SEMICONDUCTOR ACTIVE REGION HAVING HIGH-K DIELECTRIC GATE CAPS
93
Patent #:
Issue Dt:
05/08/2018
Application #:
15202983
Filing Dt:
07/06/2016
Publication #:
Pub Dt:
03/23/2017
Title:
STACKED NANOWIRE DEVICE WIDTH ADJUSTMENT BY GAS CLUSTER ION BEAM (GCIB)
94
Patent #:
Issue Dt:
11/14/2017
Application #:
15202994
Filing Dt:
07/06/2016
Publication #:
Pub Dt:
03/23/2017
Title:
STACKED NANOWIRE DEVICE WIDTH ADJUSTMENT BY GAS CLUSTER ION BEAM (GCIB)
95
Patent #:
Issue Dt:
09/19/2017
Application #:
15203084
Filing Dt:
07/06/2016
Title:
INTERCONNECT STRUCTURES WITH VARIABLE DOPANT LEVELS
96
Patent #:
Issue Dt:
11/28/2017
Application #:
15203326
Filing Dt:
07/06/2016
Title:
EDGE COMPRESSION LAYERS
97
Patent #:
Issue Dt:
10/10/2017
Application #:
15204259
Filing Dt:
07/07/2016
Title:
VERTICAL-TRANSPORT FINFET DEVICE WITH VARIABLE FIN PITCH
98
Patent #:
Issue Dt:
04/24/2018
Application #:
15204473
Filing Dt:
07/07/2016
Publication #:
Pub Dt:
01/11/2018
Title:
STATIC RANDOM ACCESS MEMORY (SRAM) ASSIST CIRCUIT
99
Patent #:
Issue Dt:
01/02/2018
Application #:
15205496
Filing Dt:
07/08/2016
Publication #:
Pub Dt:
01/11/2018
Title:
THERMALLY ENHANCED PACKAGE TO REDUCE THERMAL INTERACTION BETWEEN DIES
100
Patent #:
Issue Dt:
09/12/2017
Application #:
15205528
Filing Dt:
07/08/2016
Title:
DEVICES AND METHODS OF FORMING SADP ON SRAM AND SAQP ON LOGIC
Assignor
1
Exec Dt:
11/27/2018
Assignee
1
1100 NORTH MARKET STREET
WILMINGTON, DELAWARE 19801
Correspondence name and address
CT CORPORATION
4400 EASTON COMMONS WAY
SUITE 125
COLUMBUS, OH 43219

Search Results as of: 05/08/2024 08:38 AM
If you have any comments or questions concerning the data displayed, contact PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified: August 25, 2017 v.2.6
| .HOME | INDEX| SEARCH | eBUSINESS | CONTACT US | PRIVACY STATEMENT