Total properties:
259
Page
1
of
3
Pages:
1 2 3
|
|
Patent #:
|
|
Issue Dt:
|
08/29/2006
|
Application #:
|
10643799
|
Filing Dt:
|
08/18/2003
|
Publication #:
|
|
Pub Dt:
|
02/24/2005
| | | | |
Title:
|
METHOD AND PLATFORM FOR INTEGRATED PHYSICAL VERIFICATIONS AND MANUFACTURING ENHANCEMENTS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10820260
|
Filing Dt:
|
04/07/2004
|
Publication #:
|
|
Pub Dt:
|
10/13/2005
| | | | |
Title:
|
Method and apparatus for selective, incremental, reconfigurable and reusable semiconductor manufacturing resolution-enhancements
|
|
|
Patent #:
|
|
Issue Dt:
|
07/22/2008
|
Application #:
|
11074882
|
Filing Dt:
|
03/07/2005
|
Publication #:
|
|
Pub Dt:
|
10/13/2005
| | | | |
Title:
|
INTERMEDIATE LAYOUT FOR RESOLUTION ENHANCEMENT IN SEMICONDUCTOR FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/26/2008
|
Application #:
|
11089723
|
Filing Dt:
|
03/24/2005
|
Publication #:
|
|
Pub Dt:
|
10/19/2006
| | | | |
Title:
|
FLEXIBLE SHAPE IDENTIFICATION FOR OPTICAL PROXIMITY CORRECTION IN SEMICONDUCTOR FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/2008
|
Application #:
|
11145025
|
Filing Dt:
|
06/03/2005
|
Title:
|
GATE-LENGTH BIASING FOR DIGITAL CIRCUIT OPTIMIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2008
|
Application #:
|
11169188
|
Filing Dt:
|
06/27/2005
|
Publication #:
|
|
Pub Dt:
|
12/28/2006
| | | | |
Title:
|
METHODS FOR CREATING PRIMITIVE CONSTRUCTED STANDARD CELLS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11199900
|
Filing Dt:
|
08/08/2005
|
Publication #:
|
|
Pub Dt:
|
02/08/2007
| | | | |
Title:
|
Method and system for reshaping metal wires in VLSI design
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/2010
|
Application #:
|
11254643
|
Filing Dt:
|
10/19/2005
|
Publication #:
|
|
Pub Dt:
|
07/06/2006
| | | | |
Title:
|
METHOD AND SYSTEM FOR FINDING AN EQUIVALENT CIRCUIT REPRESENTATION FOR ONE OR MORE ELEMENTS IN AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2010
|
Application #:
|
11267686
|
Filing Dt:
|
11/04/2005
|
Publication #:
|
|
Pub Dt:
|
05/25/2006
| | | | |
Title:
|
METHOD AND SYSTEM FOR TOPOGRAPHY-AWARE RETICLE ENHANCEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/29/2009
|
Application #:
|
11331605
|
Filing Dt:
|
01/14/2006
|
Publication #:
|
|
Pub Dt:
|
07/19/2007
| | | | |
Title:
|
METHOD AND SYSTEM FOR PLACING LAYOUT OBJECTS IN A STANDARD-CELL LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/01/2009
|
Application #:
|
11386268
|
Filing Dt:
|
03/21/2006
|
Title:
|
SYSTEM AND METHOD FOR VARYING THE STARTING CONDITIONS FOR A RESOLUTION ENHANCEMENT PROGRAM TO IMPROVE THE PROBABILITY THAT DESIGN GOALS WILL BE MET
|
|
|
Patent #:
|
|
Issue Dt:
|
06/01/2010
|
Application #:
|
11391771
|
Filing Dt:
|
03/28/2006
|
Title:
|
METHOD AND SYSTEM FOR RESHAPING A TRANSISTOR GATE IN AN INTEGRATED CIRCUIT TO ACHIEVE A TARGET OBJECTIVE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/2010
|
Application #:
|
11486511
|
Filing Dt:
|
07/14/2006
|
Title:
|
ARRANGEMENT OF FILL UNIT ELEMENTS IN AN INTEGRATED CIRCUIT INTERCONNECT LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2010
|
Application #:
|
11486936
|
Filing Dt:
|
07/13/2006
|
Title:
|
LAYOUT DESCRIPTION HAVING ENHANCED FILL ANNOTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2011
|
Application #:
|
11499070
|
Filing Dt:
|
08/04/2006
|
Title:
|
METHOD AND SYSTEM FOR WAFER TOPOGRAPHY-AWARE INTEGRATED CIRCUIT DESIGN ANALYSIS AND OPTIMIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/2010
|
Application #:
|
11590581
|
Filing Dt:
|
10/31/2006
|
Title:
|
METHOD OF DESIGNING A DIGITAL CIRCUIT BY CORRELATING DIFFERENT STATIC TIMING ANALYZERS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/11/2010
|
Application #:
|
11602043
|
Filing Dt:
|
11/20/2006
|
Title:
|
METHOD AND SYSTEM FOR INTEGRATED CIRCUIT OPTIMIZATION BY USING AN OPTIMIZED STANDARD-CELL LIBRARY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/15/2009
|
Application #:
|
11680552
|
Filing Dt:
|
02/28/2007
|
Title:
|
METHODS FOR RISK-INFORMED CHIP LAYOUT GENERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2008
|
Application #:
|
11683402
|
Filing Dt:
|
03/07/2007
|
Publication #:
|
|
Pub Dt:
|
09/13/2007
| | | | |
Title:
|
DYNAMIC ARRAY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/08/2009
|
Application #:
|
11836088
|
Filing Dt:
|
08/08/2007
|
Title:
|
MEMORY TIMING APPARATUS AND ASSOCIATED METHODS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/18/2009
|
Application #:
|
11836099
|
Filing Dt:
|
08/08/2007
|
Title:
|
SPECULATIVE SENSE ENABLE TUNING APPARATUS AND ASSOCIATED METHODS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/24/2013
|
Application #:
|
11956305
|
Filing Dt:
|
12/13/2007
|
Publication #:
|
|
Pub Dt:
|
06/18/2009
| | | | |
Title:
|
SUPER-SELF-ALIGNED CONTACTS AND METHOD FOR MAKING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/2010
|
Application #:
|
11969854
|
Filing Dt:
|
01/04/2008
|
Publication #:
|
|
Pub Dt:
|
04/30/2009
| | | | |
Title:
|
METHODS, STRUCTURES AND DESIGNS FOR SELF-ALIGNING LOCAL INTERCONNECTS USED IN INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2011
|
Application #:
|
12013342
|
Filing Dt:
|
01/11/2008
|
Publication #:
|
|
Pub Dt:
|
02/05/2009
| | | | |
Title:
|
SEMICONDUCTOR DEVICE WITH DYNAMIC ARRAY SECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2011
|
Application #:
|
12013356
|
Filing Dt:
|
01/11/2008
|
Publication #:
|
|
Pub Dt:
|
02/05/2009
| | | | |
Title:
|
METHODS FOR DESIGNING SEMICONDUCTOR DEVICE WITH DYNAMIC ARRAY SECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2011
|
Application #:
|
12013366
|
Filing Dt:
|
01/11/2008
|
Publication #:
|
|
Pub Dt:
|
02/05/2009
| | | | |
Title:
|
METHODS FOR DEFINING DYNAMIC ARRAY SECTION WITH MANUFACTURING ASSURANCE HALO AND APPARATUS IMPLEMENTING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2011
|
Application #:
|
12021722
|
Filing Dt:
|
01/29/2008
|
Publication #:
|
|
Pub Dt:
|
05/22/2008
| | | | |
Title:
|
METHODS FOR CREATING PRIMITIVE CONSTRUCTED STANDARD CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/2011
|
Application #:
|
12033807
|
Filing Dt:
|
02/19/2008
|
Publication #:
|
|
Pub Dt:
|
12/02/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT CELL LIBRARY WITH CELL-LEVEL PROCESS COMPENSATION TECHNIQUE (PCT) APPLICATION AND ASSOCIATED METHODS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/04/2014
|
Application #:
|
12041584
|
Filing Dt:
|
03/03/2008
|
Publication #:
|
|
Pub Dt:
|
09/11/2008
| | | | |
Title:
|
INTEGRATED CIRCUIT CELL LIBRARY FOR MULTIPLE PATTERNING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/04/2011
|
Application #:
|
12075654
|
Filing Dt:
|
03/12/2008
|
Title:
|
SYSTEM AND METHOD FOR PERFORMING TRANSISTOR-LEVEL STATIC PERFORMANCE ANALYSIS USING CELL-LEVEL STATIC ANALYSIS TOOLS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/2011
|
Application #:
|
12099663
|
Filing Dt:
|
04/08/2008
|
Publication #:
|
|
Pub Dt:
|
09/04/2008
| | | | |
Title:
|
INTERMEDIATE LAYOUT FOR RESOLUTION ENHANCEMENT IN SEMICONDUCTOR FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2012
|
Application #:
|
12212353
|
Filing Dt:
|
09/17/2008
|
Title:
|
GATE-LENGTH BIASING FOR DIGITAL CIRCUIT OPTIMIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/30/2010
|
Application #:
|
12212562
|
Filing Dt:
|
09/17/2008
|
Publication #:
|
|
Pub Dt:
|
01/15/2009
| | | | |
Title:
|
DYNAMIC ARRAY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2011
|
Application #:
|
12271907
|
Filing Dt:
|
11/16/2008
|
Publication #:
|
|
Pub Dt:
|
05/21/2009
| | | | |
Title:
|
DIFFUSION VARIABILITY CONTROL AND TRANSISTOR DEVICE SIZING USING THRESHOLD VOLTAGE IMPLANT
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
12288793
|
Filing Dt:
|
10/23/2008
|
Publication #:
|
|
Pub Dt:
|
04/29/2010
| | | | |
Title:
|
Method for increasing cell uniformity in an integrated circuit by adjusting cell inputs to design process
|
|
|
Patent #:
|
|
Issue Dt:
|
10/09/2012
|
Application #:
|
12340406
|
Filing Dt:
|
12/19/2008
|
Publication #:
|
|
Pub Dt:
|
04/16/2009
| | | | |
Title:
|
METHODS AND SYSTEMS FOR PROCESS COMPENSATION TECHNIQUE ACCELERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/28/2013
|
Application #:
|
12363705
|
Filing Dt:
|
01/30/2009
|
Publication #:
|
|
Pub Dt:
|
09/10/2009
| | | | |
Title:
|
Enforcement of Semiconductor Structure Regularity for Localized Transistors and Interconnect
|
|
|
Patent #:
|
|
Issue Dt:
|
07/17/2012
|
Application #:
|
12399948
|
Filing Dt:
|
03/07/2009
|
Publication #:
|
|
Pub Dt:
|
09/10/2009
| | | | |
Title:
|
METHODS FOR DEFINING CONTACT GRID IN DYNAMIC ARRAY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/2011
|
Application #:
|
12402465
|
Filing Dt:
|
03/11/2009
|
Publication #:
|
|
Pub Dt:
|
09/10/2009
| | | | |
Title:
|
CROSS-COUPLED TRANSISTOR LAYOUTS IN RESTRICTED GATE LEVEL LAYOUT ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2011
|
Application #:
|
12411249
|
Filing Dt:
|
03/25/2009
|
Publication #:
|
|
Pub Dt:
|
09/10/2009
| | | | |
Title:
|
METHODS FOR MULTI-WIRE ROUTING AND APPARATUS IMPLEMENTING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
02/18/2014
|
Application #:
|
12435672
|
Filing Dt:
|
05/05/2009
|
Publication #:
|
|
Pub Dt:
|
11/04/2010
| | | | |
Title:
|
Circuitry and Layouts for XOR and XNOR Logic
|
|
|
Patent #:
|
|
Issue Dt:
|
01/05/2016
|
Application #:
|
12466335
|
Filing Dt:
|
05/14/2009
|
Publication #:
|
|
Pub Dt:
|
11/19/2009
| | | | |
Title:
|
Oversized Contacts and Vias in Layout Defined by Linearly Constrained Topology
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2012
|
Application #:
|
12466341
|
Filing Dt:
|
05/14/2009
|
Publication #:
|
|
Pub Dt:
|
09/10/2009
| | | | |
Title:
|
OVERSIZED CONTACTS AND VIAS IN SEMICONDUCTOR CHIP DEFINED BY LINEARLY CONSTRAINED TOPOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/17/2012
|
Application #:
|
12479674
|
Filing Dt:
|
06/05/2009
|
Publication #:
|
|
Pub Dt:
|
12/03/2009
| | | | |
Title:
|
METHODS FOR DEFINING AND UTILIZING SUB-RESOLUTION FEATURES IN LINEAR TOPOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/21/2013
|
Application #:
|
12481445
|
Filing Dt:
|
06/09/2009
|
Publication #:
|
|
Pub Dt:
|
12/03/2009
| | | | |
Title:
|
Optimizing Layout of Irregular Structures in Regular Layout Context
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/2012
|
Application #:
|
12484130
|
Filing Dt:
|
06/12/2009
|
Publication #:
|
|
Pub Dt:
|
12/03/2009
| | | | |
Title:
|
METHODS FOR DEFINING AND USING CO-OPTIMIZED NANOPATTERNS FOR INTEGRATED CIRCUIT DESIGN AND APPARATUS IMPLEMENTING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
07/03/2012
|
Application #:
|
12497052
|
Filing Dt:
|
07/02/2009
|
Publication #:
|
|
Pub Dt:
|
10/29/2009
| | | | |
Title:
|
METHODS FOR CELL PHASING AND PLACEMENT IN DYNAMIC ARRAY ARCHITECTURE AND IMPLEMENTATION OF THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
09/01/2015
|
Application #:
|
12512932
|
Filing Dt:
|
07/30/2009
|
Publication #:
|
|
Pub Dt:
|
02/04/2010
| | | | |
Title:
|
METHODS FOR CONTROLLING MICROLOADING VARIATION IN SEMICONDUCTOR WAFER LAYOUT AND FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2011
|
Application #:
|
12561207
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/07/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUTS INCLUDING LINEAR CONDUCTIVE SEGMENTS HAVING NON-GATE EXTENSION PORTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2011
|
Application #:
|
12561216
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUTS HAVING TRANSISTORS FORMED FROM SIX LINEAR CONDUCTIVE SEGMENTS WITH INTERVENING DIFFUSION CONTACT RESTRICTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/31/2011
|
Application #:
|
12561220
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUT HAVING THREE OR MORE LINEAR-SHAPED GATE ELECTRODE LEVEL CONDUCTIVE SEGMENTS OF BOTH EQUAL LENGTH AND EQUAL PITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
05/24/2011
|
Application #:
|
12561224
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE HAVING 1965 NM GATE ELECTRODE LEVEL REGION INCLUDING AT LEAST FOUR ACTIVE LINEAR CONDUCTIVE SEGMENTS AND AT LEAST ONE NON-GATE LINEAR CONDUCTIVE SEGMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2011
|
Application #:
|
12561229
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT AND ASSOCIATED LAYOUT WITH GATE ELECTRODE LEVEL PORTION INCLUDING AT LEAST TWO COMPLIMENTARY TRANSISTOR FORMING LINEAR CONDUCTIVE SEGMENTS AND AT LEAST ONE NON-GATE LINEAR CONDUCTIVE SEGMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/02/2011
|
Application #:
|
12561234
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE HAVING LINEAR-SHAPED GATE ELECTRODES OF DIFFERENT TRANSISTOR TYPES WITH UNIFORMITY EXTENDING PORTIONS OF DIFFERENT LENGTHS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2011
|
Application #:
|
12561238
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUTS INCLUDING DIFFUSION CONTACT PLACEMENT RESTRICTION BASED ON RELATION TO LINEAR CONDUCTIVE SEGMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/02/2011
|
Application #:
|
12561243
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE HAVING AT LEAST FOUR SIDE-BY-SIDE GATE ELECTRODES OF EQUAL LENGTH AND EQUAL PITCH WITH AT LEAST TWO TRANSISTOR CONNECTIONS TO POWER OR GROUND
|
|
|
Patent #:
|
|
Issue Dt:
|
10/11/2011
|
Application #:
|
12561246
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE HAVING TWO PAIRS OF TRANSISTORS OF DIFFERENT TYPES FORMED FROM SHARED LINEAR-SHAPED CONDUCTIVE FEATURES WITH INTERVENING TRANSISTORS OF COMMON TYPE ON EQUAL PITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2011
|
Application #:
|
12561247
|
Filing Dt:
|
09/16/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUTS HAVING TRANSISTORS FORMED FROM SIX LINEAR CONDUCTIVE SEGMENTS WITH GATE ELECTRODE-TO-GATE ELECTRODE CONNECTION THROUGH SINGLE INTERCONNECT LEVEL AND COMMON NODE CONNECTION THROUGH DIFFERENT INTERCONNECT LEVEL
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2011
|
Application #:
|
12563031
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUTS HAVING TRANSISTORS FORMED FROM LINEAR CONDUCTIVE SEGMENT WITH NON-ACTIVE NEIGHBORING LINEAR CONDUCTIVE SEGMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2011
|
Application #:
|
12563042
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUTS INCLUDING GATE ELECTRODE LEVEL REGION HAVING ARRANGEMENT OF SIX LINEAR CONDUCTIVE SEGMENTS WITH SIDE-TO-SIDE SPACING LESS THAN 360 NANOMETERS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/15/2011
|
Application #:
|
12563051
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE HAVING AT LEAST THREE LINEAR-SHAPED ELECTRODE LEVEL CONDUCTIVE FEATURES OF EQUAL LENGTH POSITIONED SIDE-BY-SIDE AT EQUAL PITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2011
|
Application #:
|
12563056
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT DEVICE AND ASSOCIATED LAYOUT INCLUDING SEPARATED DIFFUSION REGIONS OF DIFFERENT TYPE EACH HAVING FOUR GATE ELECTRODES WITH EACH OF TWO COMPLEMENTARY GATE ELECTRODE PAIRS FORMED FROM RESPECTIVE LINEAR CONDUCTIVE SEGMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/2011
|
Application #:
|
12563061
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
INTEGRATD CIRCUIT DEVICE AND ASSOCIATED LAYOUT INCLUDING TWO PAIRS OF CO-ALIGNED COMPLEMENTARY GATE ELECTRODES WITH OFFSET GATE CONTACT STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12563063
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT DEVICE AND ASSOCIATED LAYOUT INCLUDING LINEAR GATE ELECTRODES OF DIFFERENT TRANSISTOR TYPES NEXT TO LINEAR-SHAPED NON-GATE CONDUCTIVE SEGMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/12/2011
|
Application #:
|
12563066
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUTS HAVING LINEAR SHAPED GATE ELECTRODES DEFINED ALONG AT LEAST FIVE ADJACENT GATE ELECTRODE TRACKS OF EQUAL PITCH WITH GATE ELECTRODE CONNECTION THROUGH SINGLE INTERCONNECT LEVEL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12563074
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
METHOD FOR FABRICATING INTEGRATED CIRCUIT WITH GATE ELECTRODE LEVEL PORTION INCLUDING AT LEAST TWO COMPLEMENTARY TRANSISTOR FORMING LINEAR CONDUCTIVE SEGMENTS AND AT LEAST ONE NON-GATE LINEAR CONDUCTIVE SEGMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/04/2012
|
Application #:
|
12563076
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE WITH LINEARLY RESTRICTED GATE LEVEL REGION INCLUDING TWO TRANSISTORS OF FIRST TYPE AND TWO TRANSISTORS OF SECOND TYPE WITH OFFSET GATE CONTACTS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12563077
|
Filing Dt:
|
09/18/2009
|
Publication #:
|
|
Pub Dt:
|
01/14/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT DEVICE AND ASSOCIATED LAYOUT INCLUDING GATE ELECTRODE LEVEL REGION OF 965 NM RADIUS WITH LINEAR-SHAPED CONDUCTIVE SEGMENTS ON FIXED PITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12567528
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT WITH GATE ELECTRODE LEVEL REGION INCLUDING AT LEAST FOUR LINEAR-SHAPED CONDUCTIVE STRUCTURES FORMING GATE ELECTRODES OF TRANSISTORS AND INCLUDING EXTENDING PORTIONS OF AT LEAST TWO DIFFERENT SIZES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12567542
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING AT LEAST SIX LINEAR-SHAPED CONDUCTIVE STRUCTURES FORMING GATE ELECTRODES OF TRANSISTORS WITH AT LEAST TWO LINEAR-SHAPED CONDUCTIVE STRUCTURES OF DIFFERENT LENGTH
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12567555
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING AT LEAST SIX LINEAR-SHAPED CONDUCTIVE STRUCTURES FORMING GATE ELECTRODES AND INCLUDING FOUR CONDUCTIVE CONTACTING STRUCTURES HAVING AT LEAST TWO DIFFERENT CONNECTION DISTANCES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12567565
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
02/11/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING A LINEAR-SHAPED CONDUCTIVE STRUCTURE FORMING ONE GATE ELECTRODE AND HAVING LENGTH GREATER THAN OR EQUAL TO ONE-HALF THE LENGTH OF LINEAR-SHAPED CONDUCTIVE STRUCTURE FORMING TWO GATE ELECTRODES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/07/2012
|
Application #:
|
12567574
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT DEVICE WITH LINEARLY DEFINED GATE ELECTRODE LEVEL REGION AND SHARED DIFFUSION REGION OF FIRST TYPE CONNECTED TO SHARED DIFFUSION REGION OF SECOND TYPE THROUGH AT LEAST TWO INTERCONNECT LEVELS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12567586
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT DEVICE WITH GATE ELECTRODE LEVEL REGION INCLUDING TWO SIDE-BY-SIDE ONES OF AT LEAST THREE LINEAR-SHAPED CONDUCTIVE STRUCTURES ELECTRICALLY CONNECTED TO EACH OTHER THROUGH NON-GATE LEVEL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12567597
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
02/11/2010
| | | | |
Title:
|
METHOD FOR FABRICATING INTEGRATED CIRCUIT HAVING THREE OR MORE LINEAR-SHAPED GATE ELECTRODE LEVEL CONDUCTIVE SEGMENTS OF BOTH EQUAL LENGTH AND EQUAL PITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/2012
|
Application #:
|
12567602
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
02/11/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT DEVICE WITH GATE LEVEL REGION INCLUDING NON-GATE LINEAR CONDUCTIVE SEGMENT POSITIONED WITHIN 965 NANOMETERS OF FOUR TRANSISTORS OF FIRST TYPE AND FOUR TRANSISTORS OF SECOND TYPE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12567609
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
02/11/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT DEVICE WITH GATE LEVEL REGION INCLUDING AT LEAST THREE LINEAR-SHAPED CONDUCTIVE SEGMENTS HAVING OFFSET LINE ENDS AND FORMING THREE TRANSISTORS OF FIRST TYPE AND ONE TRANSISTOR OF SECOND TYPE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2012
|
Application #:
|
12567616
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING LINEAR-SHAPED CONDUCTIVE STRUCTURES THAT HAVE GATE PORTIONS AND EXTENDING PORTIONS OF DIFFERENT SIZE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/26/2012
|
Application #:
|
12567623
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
METHODS OF FABRICATING AND CREATING LAYOUT FOR INTEGRATED CIRCUIT INCLUDING AT LEAST SIX LINEAR-SHAPED CONDUCTIVE STRUCTURES FORMING GATE ELECTRODES OF TRANSISTORS WITH AT LEAST TWO LINEAR-SHAPED CONDUCTIVE STRUCTURES OF DIFFERENT LENGTH
|
|
|
Patent #:
|
|
Issue Dt:
|
05/24/2011
|
Application #:
|
12567630
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUTS HAVING LINEAR SHAPED GATE ELECTRODES DEFINED ALONG AT LEAST FIVE ADJACENT GATE ELECTRODE TRACKS OF EQUAL PITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12567634
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
METHOD OF FABRICATING INTEGRATED CIRCUIT INCLUDING AT LEAST SIX LINEAR-SHAPED CONDUCTIVE STRUCTURES AT EQUAL PITCH INCLUDING AT LEAST TWO LINEAR-SHAPED CONDUCTIVE STRUCTURES HAVING NON-GATE PORTIONS OF DIFFERENT LENGTH
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2012
|
Application #:
|
12567641
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT HAVING GATE ELECTRODE LEVEL REGION INCLUDING AT LEAST FOUR LINEAR-SHAPED CONDUCTIVE STRUCTURES WITH SOME OUTER-CONTACTED LINEAR-SHAPED CONDUCTIVE STRUCTURES HAVING LARGER OUTER EXTENDING PORTION THAN INNER EXTENDING PORTION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12567648
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING GATE ELECTRODE LEVEL REGION INCLUDING AT LEAST SEVEN LINEAR-SHAPED CONDUCTIVE STRUCTURES OF EQUAL LENGTH POSITIONED AT EQUAL PITCH WITH AT LEAST TWO LINEAR-SHAPED CONDUCTIVE STRUCTURES EACH FORMING ONE TRANSISTOR AND HAVING EXTENDING PORTION SIZED GREATER THAN GATE PORTION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2012
|
Application #:
|
12567654
|
Filing Dt:
|
09/25/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
Integrated circuit having gate electrode level region including at least seven linear-shaped conductive structures at equal pitch including linear-shaped conductive structure forming transistors of two different types and at least three linear-shaped conductive structures having aligned ends
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12571343
|
Filing Dt:
|
09/30/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT WITH GATE ELECTRODE LEVEL INCLUDING AT LEAST SIX LINEAR-SHAPED CONDUCTIVE STRUCTURES FORMING GATE ELECTRODES OF TRANSISTERS WITH AT LEAST ONE PAIR OF LINEAR-SHAPED CONDUCTIVE STRUCTURES HAVING OFFSET ENDS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2012
|
Application #:
|
12571351
|
Filing Dt:
|
09/30/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING GATE ELECTRODE LEVEL REGION INCLUDING AT LEAST THREE LINEAR-SHAPED CONDUCTIVE STRUCTURES OF EQUAL LENGTH HAVING ALIGNED ENDS AND POSITIONED AT EQUAL PITCH AND FORMING MULTIPLE GATE ELECTRODES OF TRANSISTORS OF DIFFERENT TYPE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2012
|
Application #:
|
12571357
|
Filing Dt:
|
09/30/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING GATE ELECTRODE LEVEL REGION INCLUDING AT LEAST FOUR LINEAR-SHAPED CONDUCTIVE STRUCTURES OF EQUAL LENGTH HAVING ALIGNED ENDS AND POSITIONED AT EQUAL PITCH AND FORMING MULTIPLE GATE ELECTRODES OF TRANSISTORS OF DIFFERENT TYPE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/04/2012
|
Application #:
|
12571998
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
01/21/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE WITH GATE LEVEL INCLUDING FOUR TRANSISTORS OF FIRST TYPE AND FOUR TRANSISTORS OF SECOND TYPE SEPARATED BY NON-DIFFUSION REGION WITH RESTRICTED GATE CONTACT PLACEMENT OVER SEPARATING NON-DIFFUSION REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2012
|
Application #:
|
12572011
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE WITH LINEARLY RESTRICTED GATE LEVEL REGION INCLUDING FOUR SERIALLY CONNECTED TRANSISTORS OF FIRST TYPE AND FOUR SERIALLY CONNECTED TRANSISTORS OF SECOND TYPE SEPARATED BY NON-DIFFUSION REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2012
|
Application #:
|
12572022
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
02/11/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE WITH GATE LEVEL INCLUDING FOUR TRANSISTORS OF FIRST TYPE AND FOUR TRANSISTORS OF SECOND TYPE SEPARATED BY NON-DIFFUSION REGION AND HAVING AT LEAST TWO GATE CONTACTS POSITIONED OUTSIDE SEPARATING NON-DIFFUSION REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/11/2012
|
Application #:
|
12572046
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
04/22/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE INCLUDING AT LEAST SIX TRANSISTOR FORMING LINEAR SHAPES INCLUDING AT LEAST TWO DIFFERENT GATE CONTACT CONNECTION DISTANCES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/04/2012
|
Application #:
|
12572055
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
Semiconductor device including two transistors of first type having gates formed by conductors of different length respectively aligned with two transistors of second type having gates formed by conductors of different length
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2012
|
Application #:
|
12572061
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING AT LEAST THREE LINEAR-SHAPED CONDUCTIVE STRUCTURES OF DIFFERENT LENGTH EACH FORMING GATE OF DIFFERENT TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/04/2012
|
Application #:
|
12572068
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE INCLUDING AT LEAST SIX TRANSISTOR FORMING LINEAR SHAPES INCLUDING AT LEAST TWO TRANSISTOR FORMING LINEAR SHAPES HAVING DIFFERENT EXTENSION DISTANCES BEYOND GATE CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2011
|
Application #:
|
12572077
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND ASSOCIATED LAYOUTS HAVING TRANSISTORS FORMED FROM SIX LINEAR CONDUCTIVE SEGMENTS WITH GATE ELECTRODE CONNECTION THROUGH SINGLE INTERCONNECT LEVEL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12572091
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
02/11/2010
| | | | |
Title:
|
METHOD FOR FABRICATING INTEGRATED CIRCUIT HAVING AT LEAST THREE LINEAR-SHAPED GATE ELECTRODE LEVEL CONDUCTIVE FEATURES OF EQUAL LENGTH POSITIONED SIDE-BY-SIDE AT EQUAL PITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12572194
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
02/11/2010
| | | | |
Title:
|
METHOD FOR FABRICATING INTEGRATED CIRCUIT INCLUDING SEPARATED DIFFUSION REGIONS OF DIFFERENT TYPE EACH HAVING FOUR GATE ELECTRODES WITH EACH OF TWO COMPLEMENTARY GATE ELECTRODE PAIRS FORMED FROM RESPECTIVE LINEAR CONDCUTIVE SEGMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/03/2012
|
Application #:
|
12572201
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT WITH GATE ELECTRODE LEVEL REGION INCLUDING MULTIPLE LINEAR-SHAPED CONDUCTIVE STRUCTURES FORMING GATE ELECTRODES OF TRANSISTORS AND INCLUDING UNIFORMITY EXTENDING PORTIONS OF DIFFERENT SIZE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/11/2012
|
Application #:
|
12572212
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE INCLUDING TRANSISTOR FORMING LINEAR SHAPES INCLUDING GATE PORTIONS AND EXTENDING PORTIONS OF DIFFERENT SIZE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12572218
|
Filing Dt:
|
10/01/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
INTEGRATED CIRCUIT WITH GATE ELECTRODE LEVEL INCLUDING AT LEAST FOUR LINEAR-SHAPED CONDUCTIVE STRUCTURES OF EQUAL LENGTH AND EQUAL PITCH WITH LINEAR-SHAPED CONDUCTIVE STRUCTURE FORMING ONE TRANSISTOR
|
|