# TRADEMARK ASSIGNMENT

# Electronic Version v1.1 Stylesheet Version v1.1

SUBMISSION TYPE: NEW ASSIGNMENT

NATURE OF CONVEYANCE: SECURITY INTEREST

#### **CONVEYING PARTY DATA**

| Name                            | Formerly | Execution Date | Entity Type                              |
|---------------------------------|----------|----------------|------------------------------------------|
| Adesto Technologies Corporation |          | 09/27/2012     | CORPORATION: CALIFORNIA                  |
| Artemis Acquisition LLC         |          | 109/27/2012 1  | LIMITED LIABILITY<br>COMPANY: CALIFORNIA |

#### **RECEIVING PARTY DATA**

| Name:           | Opus Bank                   |
|-----------------|-----------------------------|
| Street Address: | 19900 MacArthur Blvd        |
| City:           | Irvine                      |
| State/Country:  | CALIFORNIA                  |
| Postal Code:    | 92612                       |
| Entity Type:    | Commercial bank: CALIFORNIA |

#### PROPERTY NUMBERS Total: 7

| Property Type        | Number   | Word Mark           |
|----------------------|----------|---------------------|
| Registration Number: | 4193574  | ADESTO              |
| Registration Number: | 3133677  | RAPID8              |
| Registration Number: | 3114814  | RAPIDS              |
| Registration Number: | 2164517  | DATAFLASH           |
| Serial Number:       | 85532108 | FLEXIRAM            |
| Serial Number:       | 85470629 | ADESTO TECHNOLOGIES |
| Serial Number:       | 85470550 | CBRAM               |

#### **CORRESPONDENCE DATA**

**Fax Number**: 3122585700

Correspondence will be sent to the e-mail address first; if that is unsuccessful, it will be sent

via US Mail.

Phone: 312-258-5724

Email: cbollinger@schiffhardin.com

TRADEMARK REEL: 004875 FRAME: 0491 4193574

CH \$190,00

Correspondent Name: Chris L. Bollinger Address Line 1: P.O. Box 06079 Address Line 2: Schiff Hardin LLp Address Line 4: Chicago, ILLINOIS 60606-0079 41907-0000 ATTORNEY DOCKET NUMBER: NAME OF SUBMITTER: Chris L. Bollinger Signature: /Chris L. Bollinger/ Date: 10/05/2012 Total Attachments: 29 source=10-5 - Adestop IP Sec Int#page1.tif source=10-5 - Adestop IP Sec Int#page2.tif source=10-5 - Adestop IP Sec Int#page3.tif source=10-5 - Adestop IP Sec Int#page4.tif source=10-5 - Adestop IP Sec Int#page5.tif source=10-5 - Adestop IP Sec Int#page6.tif source=10-5 - Adestop IP Sec Int#page7.tif source=10-5 - Adestop IP Sec Int#page8.tif source=10-5 - Adestop IP Sec Int#page9.tif source=10-5 - Adestop IP Sec Int#page10.tif source=10-5 - Adestop IP Sec Int#page11.tif source=10-5 - Adestop IP Sec Int#page12.tif source=10-5 - Adestop IP Sec Int#page13.tif source=10-5 - Adestop IP Sec Int#page14.tif source=10-5 - Adestop IP Sec Int#page15.tif source=10-5 - Adestop IP Sec Int#page16.tif source=10-5 - Adestop IP Sec Int#page17.tif source=10-5 - Adestop IP Sec Int#page18.tif source=10-5 - Adestop IP Sec Int#page19.tif source=10-5 - Adestop IP Sec Int#page20.tif source=10-5 - Adestop IP Sec Int#page21.tif source=10-5 - Adestop IP Sec Int#page22.tif source=10-5 - Adestop IP Sec Int#page23.tif source=10-5 - Adestop IP Sec Int#page24.tif source=10-5 - Adestop IP Sec Int#page25.tif source=10-5 - Adestop IP Sec Int#page26.tif source=10-5 - Adestop IP Sec Int#page27.tif source=10-5 - Adestop IP Sec Int#page28.tif

source=10-5 - Adestop IP Sec Int#page29.tif

#### INTELLECTUAL PROPERTY SECURITY AGREEMENT

Dated as of September 27, 2012

From

ADESTO TECHNOLOGIES CORPORATION

and

ARTEMIS ACQUISITION LLC, as Debtors,

to

OPUS BANK, as Lender and Secured Party

11862413\_1 49107-0000

#### INTELLECTUAL PROPERTY SECURITY AGREEMENT

THIS INTELLECTUAL PROPERTY SECURITY AGREEMENT ("IP Security Agreement") is made as of September 27, 2012 by and between ADESTO TECHNOLOGIES CORPORATION, a California corporation ("Adesto"), ARTEMIS ACQUISITION LLC, a California limited liability company ("Artemis", and, together with Adesto, collectively, the "Debtor"), and OPUS BANK, a California commercial bank ("Opus" or "Lender") as Lender under that certain Credit Agreement of even date herewith among Debtors and Lender (the "Credit Agreement").

#### RECITALS

- A. Concurrently herewith Debtor is entering into the Credit Agreement pursuant to which Lender shall provide Debtor with a senior term loan facility (the "Facility").
- B. It is a prerequisite to the Lender entering into the Credit Agreement that Debtor enters into this IP Security Agreement and grants to the Lender, the security interest hereafter provided to secure the Obligations.
- C. Debtor as owner of the assets encumbered hereby, desires to enter into this IP Security Agreement to secure payment and performance of the Obligations.

#### **AGREEMENT**

Now, Therefore, for good and valuable consideration, the receipt and adequacy of which is hereby acknowledged, the parties hereto agree as follows:

#### 1. **DEFINITIONS.**

For purposes of this IP Security Agreement, the following terms shall have the meanings specified below. In addition terms not defined below that are defined in Division 8 or Division 9 of the UCC or in the Credit Agreement shall have the meaning specified therein.

- **1.1 Bankruptcy Code.** The term "Bankruptcy Code" shall mean the Bankruptcy Reform Act of 1978 (11 U.S.C. § 101-1330) as amended and as hereafter modified.
  - **1.2 Collateral.** The term "Collateral" shall mean:
    - (a) The Intellectual Property Collateral;
    - (b) All Proceeds thereof; and

(c) All of the Debtor's Books relating thereto.

Notwithstanding the foregoing, the terms "Collateral" and "Intellectual Property Collateral" shall not include any General Intangibles of the Debtor (whether owned or held as licensee or lessee or otherwise) to the extent that the granting of a security interest therein would be contrary to applicable law or create a default under any agreement governing such property, right or license (but solely to the extent that such restrictions are enforceable as a matter of law).

- **1.3 Copyrights.** The term "Copyrights" shall mean any and all copyright rights, copyright applications, copyright registrations and like protections in each work or authorship and derivative work thereof, whether published or unpublished and whether or not the same also constitutes a trade secret, now or hereafter existing, created, acquired or held, including without limitation those set forth on Exhibit A attached hereto, and all renewals of the foregoing.
- **1.4 Debtor's Books.** The term "Debtor's Books" shall mean all of Debtor's books and records including, but not limited to: minute books; ledgers, records indicating, summarizing or evidencing Debtor's assets, liabilities, the Collateral, the Obligations, and all information relating thereto; records indicating, summarizing or evidencing Debtor's business operations or financial condition; and all computer programs, disc or tape files, printouts, runs, and other computer prepared information and the equipment containing such information.

# 1.5 Intentionally Omitted.

- **1.6 Event of Default.** The term "Event of Default" shall have the meaning given to such term in Section 9 of this IP Security Agreement.
- **1.7 Intellectual Property Collateral.** The term "Intellectual Property Collateral" shall mean all of the following assets now owned or hereafter acquired:
  - (a) Copyrights, Trademarks, Patents, and Mask Works;
  - (b) Licenses or other rights to use any of the Copyrights, Patents, Trademarks, or Mask Works, and all license fees and royalties arising from such use to the extent permitted by such license or rights;
  - (c) Any and all trade secrets, and any and all intellectual property rights in computer software and computer software products now or hereafter existing, created, acquired or held;
  - (d) Any and all design rights which may be available to Debtor now or hereafter existing, created, acquired or held;

- (e) Any and all claims for damages by way of past, present and future infringement of any of the rights included above, with the right, but not the obligation, to sue for and collect such damages for said use or infringement of the intellectual property rights identified above;
- (f) All domain names of Debtor, including without limitation those listed on Exhibit D;
- (g) All amendments, renewals and extensions of any of the Copyrights, Trademarks, Patents, or Mask Works;
  - (h) All contracts and contract rights relating to any of the foregoing; and
  - (i) All Proceeds of the foregoing.
- 1.8 IP Priority Liens. The term "IP Priority Liens" shall mean and refer to (i) Liens on any imbedded software in any equipment, the purchase price and related acquisition costs of such equipment which are financed by third-party lenders or lessors as permitted by the Credit Agreement; (ii) Liens in existence on the date any asset becomes Collateral, to the extent such Lien is Permitted by the Credit Agreement, subject to such Lien; (iii) Liens (including tax Liens) in favor of any Governmental Authority, which pursuant to the statute or law and other applicable law creating such Lien, have priority over Liens granted under this IP Security Agreement; (iv) the Liens set forth on Exhibit E hereto and (v) Liens permitted under Section 7.02(i) of the Credit Agreement and clauses (c), (d), (e), (i) and (k) of the definition of "Ordinary Course Liens" in the Credit Agreement.
- **1.9 IP Security Agreement.** The term "IP Security Agreement" shall mean this IP Security Agreement (any concurrent or subsequent rider to this IP Security Agreement) and any extensions, supplements, amendments or modifications to this IP Security Agreement and/or to any such rider.
- **1.10 Lender Expenses.** The term "Lender Expenses" means all costs and expenses incurred by Lender which are subject to payment or reimbursement by Debtor pursuant to Section 10.03 of the Credit Agreement.
- **1.11 Lender.** The term "Lender" shall have the meaning given to such term in the preamble to this IP Security Agreement.
- **1.12 Licenses.** The term "Licenses" shall mean all licenses or other rights to use any intellectual property rights, including any of the Copyrights, Patents, Trademarks, or Mask Works, and all license fees and royalties arising from such use to the extent permitted by such license or right.

**1.13 License Disposition.** The term "License Disposition" shall mean in respect of any Intellectual Property Collateral which is material to Debtor (the "Material IP") (i) the granting of an exclusive license across all or substantially all fields, uses or regions to any person or entity other than a majority-owned subsidiary of Debtor, (ii) the granting of any license that conveys directly or indirectly to any person or entity other than a majority-owned subsidiary of Debtor, all or substantially all of the economic value of such Material IP, or (iii) the abandonment by the Debtor of such Material IP.

### 1.14 Intentionally Omitted.

# 1.15 Intentionally Omitted.

- **1.16 Mask Works.** The term "Mask Works" shall have the meaning provided in the Semiconductor Chip Protection Act of 1984 (17 U.S.C. §§ 901-914) and shall include, without limitation, all mask works or similar rights available for the protection of semiconductor chips, now owned or hereafter acquired, including, without limitation those set forth on Exhibit D attached hereto.
- **1.17 Obligations.** The term "Obligations" shall have the meaning set forth in the Credit Agreement.
- **1.18 Patents.** The term "Patents" shall mean all patents, industrial design registrations, utility models, and like protections and grants and applications for the foregoing, including, without limitation, improvements, divisions, continuations, renewals, reissues, extensions and continuations-in-part of the same, including without limitation the patents and patent applications set forth on Exhibit B attached hereto.
- **1.19 Proceeds.** The term "Proceeds" shall have the meaning provided in the UCC including without limitation whatever is received upon the sale, lease, exchange, collection or other disposition of Collateral or proceeds, including, without limitation, proceeds of insurance covering the foregoing collateral, tax refunds, and any and all accounts, notes, instruments, chattel paper, equipment, money, deposit accounts, goods, or other tangible and intangible property of Debtor resulting from the sale or other disposition of the Collateral, and the proceeds thereof.
- **1.20 Trademarks.** The term "Trademarks" shall mean any trademarks and servicemark rights, whether registered or not, applications to register and registrations of the same and like protections, and the entire goodwill of the business of Debtor connected with and symbolized by such trademarks, including without limitation those set forth on <a href="Exhibit C">Exhibit C</a> attached hereto.

**1.21 UCC.** The term "UCC" shall mean the California Uniform Commercial Code, as presently in force and effect and any replacements therefore as and when such replacements become effective.

#### 2. GRANT OF SECURITY INTEREST.

As security for the prompt and complete payment and performance of all the Obligations, Debtor hereby grants to the Lender, a first priority security interest in all of Debtor's right, title and interest in, to and under the Collateral, subject to IP Priority Liens. Notwithstanding the foregoing, the security interest granted herein shall not extend to, and the term "Collateral" shall not include, any General Intangibles of the Debtor (whether owned or held as licensee or lessee or otherwise) to the extent that the granting of a security interest therein would be contrary to applicable law or create a default under any agreement governing such property, right or license (but only if such restrictions are enforceable as a matter of law).

#### 3. AUTHORIZATION AND REQUEST.

Debtor authorizes and requests that the Register of Copyrights and the Commissioner of Patents and Trademarks record this IP Security Agreement or a version thereof.

#### 4. REPRESENTATIONS AND WARRANTIES.

In addition to the representations and warranties of Debtor set forth in the Credit Agreement, which are incorporated herein by reference, Debtor represents and warrants, and represents to Lender that:

- **4.1 Incorporation: Place of Business**. Adesto is a corporation validly existing and in good standing under the laws of the State of California; Artemis is limited liability company validly existing and in good standing under the laws of the State of California; and Debtor's chief executive office and principal place of business is located at 1250 Borregas Avenue, Sunnyvale, California 94089.
- **4.2 Title to Collateral.** Except as specified on *Schedule 4.2* hereto, Debtor has and at all times will have good, marketable and indefeasible title to the Collateral; except for any Intellectual Property Collateral which is being licensed by the Debtor or Collateral which is being leased by the Debtor, and as to such assets, Debtor has the appropriate rights to use such Collateral; the Collateral is and at all times shall remain free and clear of all Liens except for licenses granted by Debtor and except for IP Priority Liens.
- **4.3 Intellectual Property.** All of Debtor's U.S. patents and patent applications, registered copyrights, applications for copyright registration, trademarks, service marks and trade names (whether registered or unregistered), and applications for registration of such trademarks, service marks and trade names, are set forth in Exhibits A, B and C. Debtor represents that none

of the Copyrights owned by it constitute a material asset of Debtor's business. All of Debtor's registered Mask Works are set forth in Exhibit D.

- **4.4 Domain Names.** All of Debtor's domain names are set forth in Exhibit D.
- **4.5 No Conflict.** Performance of this IP Security Agreement does not conflict with or result in a breach of any agreement relating to the intellectual property of Debtor, except to the extent that certain intellectual property agreements prohibit the assignment of the rights thereunder to a third party without the licensor's or other party's consent and this IP Security Agreement constitutes a security interest.
- **4.6 IP Enforceability.** To Debtor's knowledge, each of the Patents is valid and enforceable, and no part of the Intellectual Property Collateral has been judged invalid or unenforceable, in whole or in part, and no claim has been made that any part of the Intellectual Property Collateral violates the rights of any third party.
- **4.7 Validity of Lien**. This IP Security Agreement creates, and in the case of after acquired Intellectual Property Collateral, this IP Security Agreement will create at the time Debtor first has rights in such after acquired Intellectual Property Collateral, in favor of Lender a valid and perfected first priority security interest in the Intellectual Property Collateral in the United States securing the payment and performance of the Obligations which is senior to all other interests except for IP Priority Liens.
- 4.8 IP Registration. To its knowledge, except for, and upon, the filing with the United States Patent and Trademark office with respect to the Patents and Trademarks and the filing with the Register of Copyrights with respect to the Copyrights and Mask Works necessary to perfect the security interests created hereunder and except as been already made or obtained, no authorization, approval or other action by, and no notice to or filing with, any U.S. governmental authority of U.S. regulatory body is required either (i) for the grant by Debtor of the security interest granted hereby or for the execution, delivery or performance of this IP Security Agreement by Debtor in the U.S. or (ii) for the perfection in the United States or the exercise by Lender of its rights and remedies thereunder.
- **4.9 Complete.** All information heretofore, herein or hereafter supplied to Lender by or on behalf of Debtor with respect to the Intellectual Property Collateral is accurate and complete in all material respects.
- **4.10 Continuing Warranties.** Debtor's warranties and representations set forth in this Section 4 and in any exhibit hereto shall be true and correct at the time of execution of this IP Security Agreement by Debtor and at the time of any request for advance and at the time of any advance under the Credit Agreement.

**4.11 Warranties and Representations Cumulative**. The warranties, representations and agreements set forth herein shall be cumulative and in addition to any and all other warranties, representations and agreements which Debtor shall give, or cause to be given, to Lender, either now or hereafter.

#### 5. COVENANTS.

So long as the Obligations, or any portion thereof, remains unsatisfied.

**5.1 Change in Identity.** Without prior notice to Lender, Debtor will not change Debtor's name, or state of incorporation; or relocate Debtor's principal place of business or chief executive office.

## 5.2 Intentionally Omitted.

- **5.3 Protection of IP**. Debtor shall (i) protect, defend and maintain the validity and enforceability of the Intellectual Property Collateral that is material to the business of the Debtor, (ii) use commercially reasonable best efforts to detect infringements of the Intellectual Property Collateral that is material to the business of the Debtor and promptly advise Lender in writing of material infringements detected, and (iii) not allow any Intellectual Property Collateral to be abandoned, forfeited or dedicated to the public without the written consent of Lender, which shall not be unreasonably withheld, unless Debtor determines that reasonable business practices suggest that abandonment is appropriate.
- **5.4 Copyright Registration.** Debtor shall promptly register the most recent version of any of Debtor's Copyrights, which are material to the business of Debtor, if not already so registered.
- 5.5 New IP Filings. If and when Debtor shall obtain rights to any new patents, trademarks, service marks, trade names or material copyrights, or otherwise acquire or become entitled to the benefit of, or apply for registration of, any of the foregoing that is material to the business of the Debtor, Debtor (i) shall promptly notify Lender thereof and (ii) hereby authorizes Lender to modify, amend, or supplement the schedules attached hereto to reflect such fact and from time to time to include any of the foregoing and make all necessary or appropriate filings with respect thereto and to perfect Lender 's Lien thereon.
- 5.6 Notice to Lender. Debtor shall promptly advise Lender of any material adverse change in the composition of the Collateral, including but not limited to any subsequent ownership right of the Debtor in or to any Trademark, Patent, Copyright, or Mask Work specified in this IP Security Agreement that is material to the business of the Debtor. Upon any executive officer of Debtor obtaining actual knowledge thereof, Debtor will promptly notify Lender in writing of any event that materially adversely affects the value of any material

Intellectual Property Collateral, the ability of Debtor to dispose of any material Intellectual Property Collateral or of the rights and remedies of Lender in relation thereto, including the levy of any legal process against any of the Intellectual Property Collateral.

# 5.7 Intentionally Omitted.

## 5.8 Intentionally Omitted.

**5.9 Further Assurances.** Debtor shall, from time to time, execute and file such other instruments, and take such further actions as Lender may reasonably request from time to time to perfect or continue the perfection of Lender's interest in the Intellectual Property Collateral.

#### 6. LENDER'S RIGHTS TO COMPEL ACTION.

Lender shall have the right, but not the obligation, to take, at Debtor's sole expense, any actions that Debtor is required under this IP Security Agreement to take but which Debtor fails to take, after ten (10) days' written notice to Debtor. Debtor shall reimburse and indemnify Lender for all reasonable costs and reasonable expenses incurred in the reasonable exercise of its rights under this Section 6.

#### 7. Inspection Rights.

Not more often thane once per quarter unless an Event of Default exists, at any time during regular business hours and as often as reasonably requested upon reasonable notice, permit Lender, or any employee or representative thereof, to examine, audit and make copies and abstracts from Debtor's records and books of account, including quality control records, relating to the Collateral and to visit and inspect its properties related thereto, and, upon request, furnish promptly to Lender true copies of all financial information and internal management reports made available to their senior management related to the Collateral. Notwithstanding any provision of this Agreement to the contrary, so long as no Event of Default shall have occurred and be continuing, Debtor shall not be required to disclose, permit the inspection, examination, photocopying or making extracts of, or discuss, any document, information or other matter that (i) constitutes non-financial trade secrets or non-financial proprietary information, or (ii) the disclosure of which to Lender, or their designated representative, is then prohibited by law or any agreement binding on Debtor that was not entered into by Debtor for the purpose of concealing information from the Lender. Debtor shall, however, furnish to Lender such information concerning Debtor's Collateral as is reasonably necessary to permit Lender to perfect a security interest in such intellectual property; provided, however, nothing herein shall entitle Lender access to Debtor's trade secrets and other proprietary information.

#### 8. FURTHER ASSURANCES: ATTORNEY IN FACT.

**8.1** On a continuing basis, Debtor will, subject to any prior licenses, encumbrances and restrictions and prospective licenses, make, execute, acknowledge and deliver, and file and

record in the proper filing and recording places in the United States, all such instruments, including appropriate financing and continuation statements and collateral agreements and filings with the United States Patent and Trademark Office and the Register of Copyrights, and take all such action as reasonably requested by Lender, to perfect Lender's security interest in all Intellectual Property Collateral and otherwise to carry out the intent and purposes of this IP Security Agreement, or for assuring and confirming to Lender the grant or perfection of a security interest in all Intellectual Property Collateral.

- **8.2** Debtor hereby irrevocably (until the Obligations are paid in full) appoints Lender as Debtor's attorney-in-fact, with full authority in the place and stead of Debtor and in the name of Debtor, Lender or otherwise, from time to time in Lender's discretion, upon Debtor's failure or inability to do so, to take any action and to execute any instrument which Lender may deem necessary or advisable to accomplish the purposes of this IP Security Agreement, including:
  - (a) To modify, in its sole discretion, this IP Security Agreement without first obtaining Debtor's approval of or signature to such modification by amending Exhibit A, Exhibit B, Exhibit C, and Exhibit D hereof, as appropriate, to include reference to any right, title or interest in any Copyrights, Patents, Trademarks or Mask Works acquired by Debtor after the execution hereof or to delete any reference to any right, title or interest in any Copyrights, Patents, Trademarks, or Mask Works in which Debtor no longer has or claims any right, title or interest; and
  - (b) To file, in its sole discretion, one or more financing or continuation statements and amendments thereto, relative to any of the Intellectual Property Collateral without the signature of Debtor where permitted by law.

#### 9. EVENTS OF DEFAULT.

The occurrence of any of the following shall constitute an Event of Default under this IP Security Agreement:

- **9.1 Breach of IP Security Agreement.** (i) Any representation or warranty hereunder proves to have been incorrect in any material respect when made or deemed made, (ii) Debtor breaches any provision of this IP Security Agreement which cannot be cured, or (iii) the breach by Debtor of any other provision of this IP Security Agreement that remains uncured for a period of thirty (30) days.
- **9.2 Breach of Other Agreements.** The occurrence and continuance of an Event of Default under the Credit Agreement as defined therein.
- **9.3 Lien Priority.** Lender shall cease to have a valid and perfected first priority security interest upon any material item of the Collateral subject only to the IP Priority Liens.

- **9.4 Material Impairment.** If there is a material impairment of the value of the Collateral.
- **9.5 Seizure of Assets**. If all or any material item of Collateral is attached, seized, subjected to a writ or distress warrant, or are levied upon.

#### 10. REMEDIES.

The exercise of remedies hereunder shall be made by Lender upon the terms and conditions contained herein. If an Event of Default shall have occurred and be continuing and not been cured or waived in accordance with the terms hereof or the Credit Agreement, Lender shall have the following rights and powers and may, at Lender's option, without notice of its election and without demand, to the extent permitted by Section 8.03 of the Credit Agreement, do any one or more of the following (in addition to the rights and remedies permitted under the Credit Agreement), all of which are authorized by Debtor:

- **10.1 UCC Rights.** Lender shall have all of the rights and remedies of a secured party under the UCC and under all other applicable laws.
  - 10.2 Intentionally Omitted.
  - 10.3 Intentionally Omitted.
- **10.4 Protection of Collateral.** Without notice to or demand upon Debtor or any guarantor, make such payments and do such acts as Lender considers necessary or reasonable to protect its security interest in the Collateral to pay, purchase, contest or compromise any encumbrance, charge or lien which in the opinion of Lender appears to be prior or superior to Lender's security interest and to pay all expenses incurred in connection therewith.
- **10.5 Assembly of Collateral.** Lender may require Debtor to assemble the Collateral and make it available to Lender at a place designated by Lender.
- 10.6 Possession of Collateral. If an Event of Default exists, Lender, without a breach of the peace, may enter any of the premises of Debtor and search for, take possession of, remove, keep or store any or all of the Collateral. If Lender seeks to take possession of any or all of the Collateral by court process, Debtor irrevocably and unconditionally agrees that a receiver may be appointed by a court for such purpose without regard to the adequacy of the security for the Obligations. Lender shall have the right to remain on Debtor's premises or cause a custodian to remain thereon in exclusive control of such premises without charge for as long as Lender deems necessary in order to complete the enforcement of its rights under this IP Security Agreement. If Lender seeks possession of any or all of the Collateral by court process, Debtor irrevocably

waives (a) any bond and any surety or security relating thereto required by any statute, court rule or otherwise as an incident or condition to such possession; (b) any demand for possession prior to the commencement of any suit or action to recover possession; and (c) any requirement that Lender retain possession of and not dispose of such Collateral until after trial or final judgment.

**10.7 License**. Lender shall have a nonexclusive, royalty free license to use the Intellectual Property Collateral to the extent reasonably necessary to permit Lender to exercise its rights and remedies upon the occurrence of an Event of Default. All of Lender's rights and remedies with respect to the Intellectual Property Collateral shall be cumulative.

#### 11. INDEMNITY.

Debtor agrees to defend, indemnify and hold harmless Lender and its officers, employees, and agents against: (a) all obligations, demands, claims, and liabilities claimed or asserted by any other party related to or in connection with the transactions contemplated by this IP Security Agreement or the Collateral, and (b) all losses or expenses in any way suffered, incurred, or paid by Lender as a result of or in any way arising out of, following or consequential to the transactions between Lender and Debtor under this IP Security Agreement or the Collateral (including without limitation, reasonable attorneys fees and reasonable expenses), except for losses arising from or out of Lender's gross negligence or willful misconduct.

#### 12. GENERAL.

- 12.1 Taxes and Other Expenses Regarding the Collateral. If Debtor fails to pay promptly when due to any person or entity, monies which Debtor is required to pay by this IP Security Agreement, Lender may, but need not, pay the same and charge Debtor's account therefor, and Debtor shall promptly reimburse Lender therefor. Any payments made by Lender shall not constitute; (a) an agreement by Lender to make similar payments in the future, or (b) a waiver by Lender of any default under this IP Security Agreement. Lender need not inquire as to, or contest the validity of, any such expense, tax, security interest, encumbrance or lien and the receipt of the usual official notice for the payment thereof shall be conclusive evidence that the same was validly due and owing.
- **12.2 Notices.** All notices, demands, or requests from one party to another shall, unless otherwise specified herein, be made in the manner set forth in the Credit Agreement.

### 12.3 Intentionally Omitted.

**12.4 Release of Collateral.** Lender shall promptly file UCC termination statements and any other documents or instruments as necessary upon any Disposition by Debtor of any items or item of Collateral, to the extent such Disposition is permitted under the Credit Agreement.

- **12.5 Termination.** At such time as the Obligations are paid in full, this Agreement shall terminate and Lender shall execute and deliver to Debtor all instruments as may be necessary or proper to reinvest in Debtor full title to the property assigned hereunder, subject to any disposition thereof which may have been made by Lender pursuant hereto.
- **12.6** Course of Dealing. No course of dealing, nor any failure to exercise, nor any delay in exercising any right, power or privilege hereunder shall operate as a waiver thereof.

# 12.7 Intentionally Omitted.

- **12.8** Amendments. This IP Security Agreement may be amended only by a written instrument signed by both parties hereto.
- 12.9 Agreement Binding, Assignment. This IP Security Agreement shall be binding and deemed effective when executed by Debtor and Lender. This IP Security Agreement shall bind and inure to the benefit of the respective successors and assigns of each of the parties; provided, however, that Debtor may not assign this Security Agreement or any rights hereunder without Lender's prior written consent and any prohibited assignment shall be absolutely void. No consent to an assignment by Lender shall release Debtor from its obligations to Lender. Lender reserves the right to sell, assign, transfer, negotiate or grant participations in all or any part of, or any interest in, Lender's rights and benefits hereunder to the extent and in the manner provided for in Section 9.04 of the Credit Agreement. In connection therewith, Lender may disclose all documents and information that Lender now has or hereafter may have relating to Debtor or Debtor's business, subject to Debtor's reasonable confidentiality requirements.
- **12.10 Article and Section Headings.** Article and section headings and article and section numbers have been set forth herein for convenience only. Unless the contrary is compelled by the context, everything contained in each article and section applies equally to this entire IP Security Agreement.
- **12.11 Construction.** Neither this IP Security Agreement nor any uncertainty or ambiguity herein shall be construed or resolved against Lender or Debtor, whether under any rule of construction or otherwise. On the contrary, this IP Security Agreement has been reviewed by all parties and shall be construed and interpreted according to the ordinary meaning of the words used so as to fairly accomplish the purposes and intentions of all parties hereto.
- **12.12 Performance of Covenants**. Debtor shall perform all of its covenants under this IP Security Agreement at its sole cost and expense.
- **12.13 Term**. This IP Security Agreement shall continue in full force and effect as long as any of the Obligations are outstanding.

INTELLECTUAL PROPERTY SECURITY AGREEMENT

**12.14 Conflict or Credit Agreement Modifications.** To the extent that there is an explicit conflict between the terms of the Credit Agreement and this IP Security Agreement, the terms of the Credit Agreement shall control. Any future changes or modifications to the Credit Agreement, shall apply to and modify this IP Security Agreement, to the extent that such change

or modification would reasonably be construed to apply to this IP Security Agreement.

**12.15** Severability. Each provision of this IP Security Agreement shall be severable from every other provision of this IP Security Agreement for the purpose of determining the

legal enforceability of any specific provision.

12.16 Successors. This IP Security Agreement shall be binding upon and inure to the

benefit of Debtor and the Lender and their respective permitted successors and assigns.

12.17 Counterparts. This IP Security Agreement may be executed in two or more

counterparts, each of which shall be deemed an original but all of which together shall constitute

the same instrument.

13. CHOICE OF LAW AND VENUE.

The validity of this IP Security Agreement, its construction, interpretation and enforcement, and the rights of the parties hereunder and concerning the Collateral, shall be determined under, governed by and construed in accordance with the laws of the State of California. The parties agree that all actions or proceedings arising in connection with this Security Agreement shall be tried and litigated only in the state courts or federal courts located in

the city and county of San Francisco, California.

[SIGNATURE PAGES FOLLOW]

-13-

IN WITNESS WHEREOF, the parties hereto have executed this IP Security Agreement on the day and year first above written.

| ADESTO TECHNOLOGIES CORPORATION, a California corporation, as a Debtor  | ARTEMIS ACQUISITION LLC, a California limited liability company, as a Borrower                                                                                     |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| By: Name: Narbeh Derhacobian Its: President and Chief Executive Officer | By: Adesto Technologies Corporation, as sole member and manager of Artemis Acquisition LLC  By: Name: Narbeh Derhaoobian Its: President and Chief Executive Office |
|                                                                         | OPUS BANK, as Lender  By:                                                                                                                                          |

Its:

IN WITNESS WHEREOF, the parties hereto have executed this IP Security Agreement on the day and year first above written.

| ADESTO TECHNOLOGIES  CORPORATION, a California corporation, as a Debtor | ARTEMIS ACQUISITION LLC, a California limited liability company, as a Borrower             |
|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| By:<br>Name:<br>Its:                                                    | By: Adesto Technologies Corporation, as sole member and manager of Artemis Acquisition LLC |
|                                                                         | Ву:                                                                                        |
|                                                                         | Name:                                                                                      |
|                                                                         | Its:                                                                                       |
|                                                                         |                                                                                            |

OPUS BANK, as Lender

By: James Crewyton Name: James Cichyton Its: 5 VP Senior Credit Halmanistrator Exhibit "A" attached to that certain IP Security Agreement dated September \_\_\_\_, 2012.

# EXHIBIT A COPYRIGHTS

None.

Exhibit "B" attached to that certain IP Security Agreement dated September \_\_\_\_, 2012.

# EXHIBIT B PATENTS

# **Adesto Owned and Issued Patents**

| Adesto Ref  | Document  | Title                                                                                           | Published     |  |
|-------------|-----------|-------------------------------------------------------------------------------------------------|---------------|--|
| Adesto-1001 | US7442605 | Resistively switching memory                                                                    | 10/28/2008    |  |
| Adesto-1002 | US7829134 | Method for producing memory having a solid electrolyte material region                          | 11/9/2010     |  |
| Adesto-1002 | US8062694 | Method for producing memory having a solid electrolyte material region                          | al 11/22/2011 |  |
| Adesto-1003 | US7737428 | Memory component with memory cells having changeable resistance and fabrication method therefor | 6/15/2010     |  |
| Adesto-1004 | US7718537 | Method for manufacturing a CBRAM semiconductor memory                                           | 5/18/2010     |  |
| Adesto-1005 | US7483293 | Method for improving the thermal characteristics of semiconductor memory cells                  | 1/27/2009     |  |
| Adesto-1006 | US7511294 | Resistive memory element with shortened erase time                                              | 3/31/2009     |  |
| Adesto-1007 | US7749805 | Method for manufacturing an integrated circuit including an electrolyte material layer          | 7/6/2010      |  |
| Adesto-1008 | US7772614 | Solid electrolyte memory element and method for fabricating such a memory element               | 8/10/2010     |  |
| Adesto-1010 | US7700398 | Method for fabricating an integrated device comprising a structure with a solid electrolyte     | 4/20/2010     |  |
| Adesto-1011 | US7215568 | Resistive memory arrangement                                                                    | 5/8/2007      |  |
| Adesto-1011 | US7561460 | Resistive memory arrangement                                                                    | 7/14/2009     |  |
| Adesto-1012 | US7746683 | NOR and NAND memory arrangement of resistive memory elements                                    | 6/29/2010     |  |
| Adesto-1013 | US7538411 | Integrated circuit including resistivity changing memory cells                                  | 5/26/2009     |  |
| Adesto-1014 | US7655939 | Memory cell, memory device and method for the production thereof                                | 2/2/2010      |  |
| Adesto-1015 | US8115282 | MEMORY CELL DEVICE AND METHOD OF MANUFACTURE                                                    | 2/14/2012     |  |
| Adesto-1016 | US7515454 | CBRAM cell and CBRAM array, and method of operating thereof                                     | 4/7/2009      |  |

B-1

| Adesto-1017 | US7658773 | Method for fabricating a solid electrolyte memory device and solid electrolyte memory device                                                           | 2/9/2010  |
|-------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Adesto-1019 | US7888228 | Method of manufacturing an integrated circuit, an integrated circuit, and a memory module                                                              | 2/15/2011 |
| Adesto-1020 | US7732888 | Integrated circuit, method for manufacturing an integrated circuit, memory cell array, memory module, and device                                       | 6/8/2010  |
| Adesto-1021 | US6946882 | Current sense amplifier                                                                                                                                | 9/20/2005 |
| Adesto-1022 | US7214587 | Method for fabricating a semiconductor memory cell                                                                                                     | 5/8/2007  |
| Adesto-1023 | US7215564 | Semiconductor memory component in cross-point architecture                                                                                             | 5/8/2007  |
| Adesto-1024 | US7257014 | PMC memory circuit and method for storing a datum in a PMC memory circuit                                                                              | 8/14/2007 |
| Adesto-1025 | US7277312 | Integrated semiconductor memory with an arrangement of nonvolatile memory cells, and method                                                            | 10/2/2007 |
| Adesto-1026 | US7327603 | Memory device including electrical circuit configured to provide reversible bias across the PMC memory cell to perform erase and write functions       | 2/5/2008  |
| Adesto-1026 | US7715226 | Memory device including electrical circuit configured to provide reversible bias across the PMC memory cell to perform erase and write functions       | 5/11/2010 |
| Adesto-1027 | US7337282 | Memory system and process for controlling a memory component to achieve different kinds of memory characteristics on one and the same memory component | 2/26/2008 |
| Adesto-1028 | US7368314 | Method for fabricating a resistive memory                                                                                                              | 5/6/2008  |
| Adesto-1029 | US7372716 | Memory having CBRAM memory cells and method                                                                                                            | 5/13/2008 |
| ADTO-00101  | US8107273 | Integrated circuits having programmable metallization cells (PMCs) and operating methods therefor                                                      | 1/31/2012 |
| ADTO-01200  | US7359236 | Read, write and erase circuit for programmable memory devices                                                                                          | 4/15/2008 |
| ADTO-01201  | US7483294 | Read, write, and erase circuit for programmable memory devices                                                                                         | 1/27/2009 |
| ADTO-01300  | US7514706 | Voltage reference circuit using programmable metallization cells                                                                                       |           |
| ADTO-01400  | US7426131 | Programmable memory device circuit                                                                                                                     | 9/16/2008 |

# **Adesto Pending Patent Applications**

| Adesto Ref          | Document   | Title                                                                                                                                                                                  | Filed      |
|---------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Adesto-1000         | 11/746,393 | Resistive Switching Element                                                                                                                                                            | 5/9/2007   |
| Adesto-1009         | 11/133,716 | Method for Operating a PMC Memory Cell and CBRAM<br>Memory Circuit                                                                                                                     | 5/20/2005  |
| Adesto-1015         | 13/346,749 | Memory Cells with an Anode Comprising Intercalating Material and Metal Species Dispensed Therein                                                                                       | 1/10/2012  |
| Adesto-1018         | 11/714,091 | Methods of Manufacturing a Semiconductor Device: Method of Manufacturing a Memory Cell: Semiconductor Device: Semiconductor Processing Device: Integrated Circuit Having a Memory Cell | 5/5/2007   |
| ADTO-00201          | 12/566,790 | WRITE CIRCUITS, READ CIRCUITS AND METHODS<br>FOR INTEGRATED CIRCUITS HAVING<br>PROGRAMMABLE METALLIZATION CELLS (PMCs)                                                                 | 9/25/2009  |
| ADTO-00401          | 12/629,531 | CIRCUITS AND METHODS FOR INTEGRATED CIRCUIT DEVICES HAVING PROGRAMMABLE METALLIZATION CELLS                                                                                            | 12/2/2009  |
| ADTO-00501          | 12/677,732 | PROGRAMMABLE IMPEDANCE ELEMENT CIRCUITS AND METHODS                                                                                                                                    | 4/26/2010  |
| ADTO-00301          | 12/767,552 | NONVOLATILE MEMORY DEVICE STRUCTURES AND FABRICATION METHODS                                                                                                                           | 4/26/2010  |
| ADES-2009-<br>05-01 | 12/802,506 | PMC-BASED NON-VOLATILE CAM                                                                                                                                                             | 6/7/2010   |
| ADTO-00701          | 12/980,752 | METHODS AND CIRCUITS FOR TEMPERATURE VARYING WRITE OPERATIONS OF PROGRAMAMBLE IMPEDANCE ELEMENTS                                                                                       | 12/29/2010 |
| ADTO-01101          | 13/114,192 | CIRCUITS AND METHODS HAVING PROGRAMMABLE IMPEDANCE ELEMENTS                                                                                                                            | 5/24/2011  |
| ADTO-00901          | 13/157,713 | CIRCUITS HAVING PROGRAMMABLE IMPEDANCE ELEMENTS                                                                                                                                        | 6/10/2011  |
| ADTO-01601          | 13/230,556 | PROGRAMMABLE IMPEDANCE MEMORY CELL<br>STRUCTURES AND METHODS HAVING ELECTRODE<br>INTERFACIAL LAYER                                                                                     | 9/13/2011  |
| Adesto-0055P        | 61/534,011 | AG-ALLOY TOP ELECTRODE FOR IMPROVED CBRAM PERFORMANCE                                                                                                                                  | 9/13/2011  |
| ADTO-00801          | 13/242,854 | VARIABLE IMPEDANCE MEMORY DEVICE<br>STRUCTURE AND METHOD OF MANUFACTURE<br>INCLUDING PROGRAMMABLE IMPEDANCE<br>MEMORY CELLS AND METHODS OF FORMING THE<br>SAME                         | 9/23/2011  |
| ADTO-01001          | 13/243,659 | PROGRAMMABLE IMPEDANCE DEVICES AND CELLS, AND METHODS THEREFOR                                                                                                                         | 9/23/2011  |
| ADTO-03200          | 61/540,539 | DYNAMIC MEMORY WITH PROGRAMMABLE IMPEDANCE SHADOW ELEMENTS                                                                                                                             | 9/29/2011  |

| ADTO-01701               | 13/276,763 | READ METHODS, CIRCUITS AND SYSTEMS FOR MEMORY DEVICES                                                              | 10/19/2011 |
|--------------------------|------------|--------------------------------------------------------------------------------------------------------------------|------------|
| ADTO-01701               | 13/276,763 | READ METHODS, CIRCUITS AND SYSTEMS FOR MEMORY DEVICES                                                              | 10/19/2011 |
| ADTO-02601               | 13/304,359 | METHODS OF FORMING A VARIABLE IMPEDANCE MEMORY DEVICE STRUCTURE                                                    | 11/24/2011 |
| ADTO-01801               | 13/315,652 | MEMORY DEVICES AND METHODS HAVING DATA VALUES BASED ON DYNAMIC CHANGE IN MATERIAL PROPERTY                         | 12/9/2011  |
| ADTO-03501               | 13/336,642 | RESISTIVE MEMORY DEVICES, CIRCUITS AND METHODS HAVING READ CURRENT LIMITING                                        | 12/23/2011 |
| ADTO-00102               | 13/337,004 | METHODS OF PROGRAMMING AND ERASING PROGRAMMABLE METALLIZATION CELLS (PMCs)                                         | 12/23/2011 |
| ADTO-03600               | 61/589,251 | CIRCUITS AND METHODS FOR PROGRAMMING VARIABLE IMPEDANCE ELEMENTS                                                   | 1/20/2012  |
| ADTO-03400               | 61/594,294 | DEVICES, CIRCUITS AND METHODS HAVING HIGH<br>RETENTION PROGRAMMABLE IMPEDANCE<br>ELEMENTS                          | 2/2/2012   |
| ADTO-03300               | 61/596,671 | PRE-CONDITIONING PROGRAMMABLE IMPEDANCE ELEMENTS IN MEMORY DEVICES                                                 | 2/8/2012   |
| ADE-0077                 | 61/601,942 | Semiconductor Devices and Methods of Formation Thereof                                                             | 2/22/2012  |
| ADTO-01901               | 13/408,367 | MEMORY DEVICES AND METHODS FOR READ AND WRITE OPERATIONS TO MEMORY ELEMENTS HAVING DYNAMIC CHANGE IN PROPERTY      | 2/29/2012  |
| ADTO-02001               | 13/408,797 | MEMORY DEVICES AND METHODS WITH IMPROVED READ OPERATIONS                                                           | 2/29/2012  |
| ADTO-03800               | 61/615,837 | SOLID ELECTROLYTE MEMORY ELEMENTS WITH ELECTRODE INTERFACE FOR IMPROVED PERFORMANCE                                | 3/26/2012  |
| ADTO-04101               | 13/431,951 | PROGRAMMABLE IMPEDANCE MEMORY ELEMENTS,<br>METHODS OF MANUFACTURE, AND MEMORY<br>DEVICES CONTAINING THE SAME       | 3/27/2012  |
| ADTO-03900               | 61/616,064 | MEMORY DEVICES AND METHODS HAVING<br>ADAPTABLE READ THRESHOLD LEVELS                                               | 3/27/2012  |
| ADTO-04000               | 61/616,318 | VARIABLE IMPEDANCE ELEMENTS HAVING<br>CONFINED ANODE STRUCTURES AND METHODS OF<br>MAKING SUCH ELEMENTS             | 3/27/2012  |
| ADTO-04201               | 13/437,906 | CIRCUITS AND METHODS FOR PLACING PROGRAMMABLE IMPEDANCE MEMORY ELEMENTS IN HIGH IMPEDANCE STATES                   | 4/2/2012   |
| ADTO-03701               | 13/445,389 | VARIABLE IMPEDANCE MEMORY ELEMENT<br>STRUCTURES, METHODS OF MANUFACTURE, AND<br>MEMORY DEVICES CONTAINING THE SAME | 4/12/2012  |
| Adesto-<br>0084P/RD-1460 | 61/636,800 | PROGRAMMED/TRIGGERED CELL ANNIHILATION<br>FOR RESISTIVE SWITCHING MEMORY DEVICES                                   | 4/23/2012  |

| ADE-0078                       | 13/462,659 | Resistive Switching Memories                                                                                                          | 5/2/2012  |
|--------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------|
| ADTO-02401                     | 13/464,895 | CONDUCTIVE FILAMENT BASED MEMORY ELEMENTS AND METHODS WITH IMPROVED DATA RETENTION AND/OR ENDURANCE                                   | 5/4/2012  |
| ADTO-02101                     | 13/464,926 | MEMORY DEVICES, ARCHITECTURES AND METHODS FOR MEMORY ELEMENTS HAVING DYNAMIC CHANGE IN PROPERTY                                       | 5/4/2012  |
| ADTO-04500                     | 61/643,272 | BUFFER LAYER IN MEMORY MATERIAL OF CBRAM<br>OR SIMILAR MEMORY ELEMENT                                                                 | 5/5/2012  |
| ADE-0079                       | 13/470,030 | Resistive Devices and Methods of Operation Thereof                                                                                    | 5/11/2012 |
| ADTO-02701                     | 13/470,286 | CONTACT STRUCTURE AND METHOD FOR VARIABLE IMPEDANCE MEMORY ELEMENT                                                                    | 5/12/2012 |
| ADTO-05000                     | 61/647,064 | LOW POWER SYSTEM ARCHITECTURE USING CBRAM                                                                                             | 5/15/2012 |
| Adesto-<br>0050NP/RD-<br>1351  | 13/486,507 | NANOCRYSTAL/NANOPARTICLE BRIDGING<br>ReRAM/CBRAM                                                                                      | 6/1/2012  |
| Adesto-<br>0054NP/RD-<br>1387  | 13/488,392 | ERASE AND SOFT PROGRAM WITHIN THE ERASE OPERATION FOR A HIGH SPEED RESISTIVE SWITCHING MEMORY OPERATION WITH CONTROLLED ERASED STATES | 6/4/2012  |
| Adesto-<br>0051NP/ RD-<br>1385 | 13/494,285 | VERTICAL HIGHLY-SCALABLE WIDTH-RESTRICTED MEMORY STRUCTURES FOR ReRAM/CBRAM                                                           | 6/12/2012 |
| ADE-0091                       | 13/517,653 | Resistive Switching Devices Having A Buffer Layer and Methods of Formation Thereof                                                    | 6/14/2012 |
| ADTO-02801                     | 13/531,389 | PHOTOCHEMISTRY DEVICES AND METHODS FOR SOLID STATE FILMS                                                                              | 6/22/2012 |
| ADTO-04401                     | 13/539,755 | DEVICES AND METHODS FOR HIGH TEMPERATURE<br>RELIABILITY DEVICES HAVING PROGRAMMABLE<br>IMPEDANCE MEMORY ELEMENTS                      | 7/2/2012  |
| ADTO-00103                     | 13/545,792 | METHODS OF PROGRAMMING AND ERASING PROGRAMMABLE METALLIZATION CELLS (PMCs)                                                            | 7/10/2012 |
| ADTO-02201                     | 13/545,919 | MEMORY DEVICES, ARCHITECTURES AND METHODS WITH DATA VALUES STORED IN MULTIPLE PROGRAMMABLE IMPEDANCE ELEMENTS                         | 7/10/2012 |
| ADTO-02301                     | 13/545,958 | PROGRAMMABLE MEMORY ELEMENTS, DEVICES<br>AND METHODS HAVING PHYSICALLY LOCALIZED<br>STRUCTURE                                         | 7/10/2012 |
| Adesto-0057P                   | 13/548,429 | PROGRAMMABLE WINDOW OF OPERATION FOR CBRAM                                                                                            | 7/13/2012 |
| Adesto-0058P                   | 13/548,470 | IMPROVED CBRAM ALGORITHM                                                                                                              | 7/13/2012 |
| Adesto-0055P                   | 13/558,296 | RESISTIVE SWITCHING DEVICES HAVING ALLOYED ELECTRODES AND METHODS OF FORMATION THEREOF                                                | 7/25/2012 |

# **Patents and Patent Applications Acquired from Atmel Corporation**

| Application Title                                                                  | Country | Application<br>Number | Filing<br>Date  | Patent<br>Number | Issue<br>Date       | Inventors                                                                     |
|------------------------------------------------------------------------------------|---------|-----------------------|-----------------|------------------|---------------------|-------------------------------------------------------------------------------|
| Method and System to<br>Access Memory                                              | US      | 12/205,518            | 05-Sep-<br>2008 | 7,929,356        | 19-Apr-<br>2011     | DeCaro, Richard;<br>Manea, Danut                                              |
| Method and System to<br>Access Memory                                              | TW      | 98129756              | 03-Sep-<br>2009 |                  |                     | DeCaro, Richard;<br>Manea, Danut                                              |
| Configurable Number for<br>Dummy Bytes for a<br>Sequential Access Memory<br>Device | CN      | 2009-<br>100087964    | 04-Sep-<br>2009 |                  |                     | DeCaro, Richard;<br>Manea, Danut                                              |
| Method and System to<br>Access Memory                                              | US      | 13/052,810            | 21-Mar-<br>2011 | 8,208,315        | 26-<br>Jun-<br>2012 | DeCaro, Richard;<br>Manea, Danut                                              |
| Method and System for<br>Reducing Soft-Writing in a<br>Multi-Level Flash Memory    | US      | 11/144,174            | 02-Jun-<br>2005 | 7,522,455        | 21-Apr-<br>2009     | Oddone, Giorgio;<br>Bartoli, Simone;<br>Caser, Fabio T.;<br>Bedarida, Lorenzo |
| Reference Cell for High<br>Speed Sensing in Non-<br>Volatile Memories              | US      | 09/602,108            | 21-Jun-<br>2000 | 6,411,549        | 25-<br>Jun-<br>2002 | Pathak, Jagdish;<br>Payne, James E;<br>Pathak (S), Saroj                      |
| Reference Cell for High<br>Speed Sensing in Non-<br>Volatile Memories              | CN      | 01801049.0            | 14-May-<br>2001 | ZL<br>01801049.0 | 04-<br>May-<br>2005 | Pathak, Jagdish;<br>Payne, James E;<br>Pathak (S), Saroj                      |
| Reference Cell for High<br>Speed Sensing in Non-<br>Volatile Memories              | TW      | 90114695              | 18-Jun-<br>2001 | NI-167346        | 03-Apr-<br>2003     | Pathak, Jagdish;<br>Payne, James E;<br>Pathak (S), Saroj                      |
| Low Power Voltage<br>Regulator Circuit for Use in<br>an Integrated Circuit Device  | US      | 09/586,664            | 01-Jun-<br>2000 | 6,320,454        | 20-<br>Nov-<br>2001 | Kuo, Harry H;<br>Payne, James E;<br>Pathak (S), Saroj                         |
| Low Power Voltage<br>Regulator Circuit for Use in<br>an Integrated Circuit Device  | TW      | 90112073              | 21-May-<br>2001 | NI-166239        | 01-<br>Nov-<br>2002 | Kuo, Harry H;<br>Payne, James E;<br>Pathak (S), Saroj                         |
| Low Power Voltage<br>Regulator Circuit for Use in<br>an Integrated Circuit Device  | CN      | 01810120.8            | 20-Apr-<br>2001 | ZL<br>01810120.8 | 08-<br>Jun-<br>2005 | Kuo, Harry H;<br>Payne, James E;<br>Pathak (S), Saroj                         |
| Low Power Voltage<br>Regulator Circuit for Use in<br>an Integrated Circuit Device  | DE      | 01 928<br>713.5       | 20-Apr-<br>2001 | 1 301 982        | 02-<br>Aug-<br>2006 | Kuo, Harry H;<br>Payne, James E;<br>Pathak (S), Saroj                         |
| Row Decoder Circuit for<br>Use in Programming a<br>Memory Device                   | US      | 10/174,632            | 18-Jun-<br>2002 | 6,621,745        | 16-<br>Sep-<br>2003 | Manea, Danut                                                                  |
| Row Decoder Circuit for<br>Use in Programming a<br>Memory Device                   | TW      | 92112834              | 12-May-<br>2003 | I-238417         | 21-<br>Aug-<br>2005 | Manea, Danut                                                                  |

|                                                                                                                         | ON | 100040504.5 | 448             | 1 71             | 00.0                |                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------|----|-------------|-----------------|------------------|---------------------|--------------------------------------------------------------------------------------|
| Row Decoder Circuit for Use in Programming a Memory Device                                                              | CN | 03819561.5  | 14-Apr-<br>2003 | ZL<br>03819561.5 | 08-Oct-<br>2008     | Manea, Danut                                                                         |
| Method of Programming a<br>Multi-Level Memory Device                                                                    | US | 10/190,374  | 02-Jul-<br>2002 | 6,714,448        | 30-<br>Mar-<br>2004 | Manea, Danut                                                                         |
| Method of Programming a<br>Multi-Level Memory Device                                                                    | TW | 92113850    | 22-May-<br>2003 | I-238532         | 21-<br>Aug-<br>2005 | Manea, Danut                                                                         |
| Method of Programming a<br>Multi-Level Memory Device                                                                    | CN | 03820720.6  | 30-Apr-<br>2003 | ZL<br>03820720.6 | 20-Apr-<br>2011     | Manea, Danut                                                                         |
| Method of Establishing Reference Levels for Sensing Multilevel Memory Cell States                                       | US | 10/211,437  | 02-Aug-<br>2002 | 6,618,297        | 09-<br>Sep-<br>2003 | Manea, Danut                                                                         |
| Method of Recovering Overerased Bits in a Memory Device                                                                 | US | 10/235,265  | 04-Sep-<br>2002 | 6,724,662        | 20-Apr-<br>2004     | Manea, Danut                                                                         |
| Dual Stage Voltage<br>Regulation Circuit                                                                                | US | 10/666,324  | 17-Sep-<br>2003 | 7,064,529        | 20-<br>Jun-<br>2006 | Telecco, Nicola                                                                      |
| Method for Identification of SPI                                                                                        | US | 10/284,597  | 30-Oct-<br>2002 | 7,032,039        | 18-Apr-<br>2006     | DeCaro, Richard                                                                      |
| Method for Identification of SPI                                                                                        | TW | 92128993    | 20-Oct-<br>2003 | I-289748         | 11-<br>Nov-<br>2007 | DeCaro, Richard                                                                      |
| Method for Identification of SPI                                                                                        | CN | 03825730.0  | 25-Sep-<br>2003 | ZL<br>03825730.0 | 04-Apr-<br>2007     | DeCaro, Richard                                                                      |
| Method and Apparatus of a<br>Smart Decoding Scheme<br>for Fast Synchronous Read<br>in a Memory System                   | US | 10/686,243  | 14-Oct-<br>2003 | 7,143,257        | 28-<br>Nov-<br>2006 | Schumann, Steven;<br>Ching, Fai;<br>Kowshik, Vikram                                  |
| Functional Register Decoding System for Multiple Plane Operation                                                        | US | 10/686,401  | 14-Oct-<br>2003 | 7,099,226        | 29-<br>Aug-<br>2006 | Yuan, Yolanda;<br>Guo, Jason;<br>Tsang, Sai;<br>Kowshik, Vikram;<br>Schumann, Steven |
| Approach for Zero Dummy<br>Byte Flash Memory Read<br>Operation                                                          | US | 10/929,899  | 30-Aug-<br>2004 | 6,879,535        | 12-Apr-<br>2005     | Perisetty, Srinivas                                                                  |
| Redundant Column Read in a Memory Array                                                                                 | US | 11/131,017  | 17-May-<br>2005 | 7,296,196        | 13-<br>Nov-<br>2007 | Perisetty, Srinivas                                                                  |
| Channel Discharging After<br>Erasing Flash Memory<br>Devices                                                            | US | 11/190,722  | 27-Jul-<br>2005 | 7,397,699        | 08-Jul-<br>2008     | Trinh, Stephen P                                                                     |
| Column/Sector Redundancy CAM Fast Programming Scheme Using Regular Memory Core Array in Mulit-Plane Flash Memory Device | US | 11/295,878  | 07-Dec-<br>2005 | 7,196,952        | 27-<br>Mar-<br>2007 | Trinh, Stephen P                                                                     |

B-7

| A Method For Preventing<br>Over-Erasing of Unused<br>Redundt Memory Cells in a<br>Flash Memory Having<br>Single-Transistor Memory<br>Cells | US | 11/553,393          | 26-Oct-<br>2006 | 7,457,167 | 25-<br>Nov-<br>2008 | Patrascu, Dinu;<br>Ho, On-Pong R.;<br>Kuo (W), Wei-Yen                         |
|--------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------|-----------------|-----------|---------------------|--------------------------------------------------------------------------------|
| Device and Method for<br>Access Time Reduction by<br>Speculatively Decoding<br>Non-Memory Read<br>Commands on a Serial<br>Interface        | US | 11/566,555          | 04-Dec-<br>2006 | 7,769,909 | 03-<br>Aug-<br>2010 | Ho, On-Pong R.;<br>Nguyen, Dixie;<br>Patrascu, Dinu                            |
| A New Implementation of<br>Column Redundancy for a<br>Flash Memory With a High<br>Write Parallelism                                        | US | 11/611,452          | 15-Dec-<br>2006 | 7,551,498 | 23-<br>Jun-<br>2009 | Bartoli, Simone;<br>Surico, Stefano;<br>Sacco, Andrea;<br>Mostola, Maria       |
| A New Implementation of<br>Column Redundancy for a<br>Flash Memory With a High<br>Write Parallelism                                        | TW | 096143993           | 20-Nov-<br>2007 |           |                     | Bartoli, Simone;<br>Surico, Stefano;<br>Sacco, Andrea;<br>Mostola, Maria       |
| A New Implementation of<br>Column Redundancy for a<br>Flash Memory With a High<br>Write Parallelism                                        | CN | 2007-<br>80046296.9 | 12-Nov-<br>2007 |           |                     | Bartoli, Simone;<br>Surico, Stefano;<br>Sacco, Andrea;<br>Mostola, Maria       |
| Ultra-Deep Power-Down<br>Mode for Memory Devices                                                                                           | US | 13/559,320          | 26-Jul-<br>2012 |           |                     | DeCaro, Richard,<br>Manea, Danut, Wang,<br>Bill, Trinh, Stephen;<br>Hill, Paul |

Exhibit "C" attached to that certain IP Security Agreement dated September \_\_\_\_, 2012.

# EXHIBIT C TRADEMARKS

| Trademark                         | Ctry | App. Num. | Reg. Num. | Status                                  |
|-----------------------------------|------|-----------|-----------|-----------------------------------------|
| FLEXIRAM                          | USA  | 85532108  |           | PUBLISHED<br>(PENDING)<br>Intent to Use |
| ADESTO TECHNOLOGIES  RECHNOLOGIES | USA  | 85470629  |           | PENDING                                 |
| CBRAM                             | USA  | 85470550  |           | PUBLISHED<br>(PENDING)<br>Intent to Use |
| ADESTO                            | USA  | 85470695  | 4193574   | REGISTERED                              |
| RAPID8                            | USA  | 78210348  | 3133677   | REGISTERED                              |
| RAPIDS                            | USA  | 78210343  | 3114814   | REGISTERED                              |
| DATAFLASH                         | USA  | 75121234  | 2164517   | REGISTERED                              |

All applicable rights, if any, to the "RAPID 4" mark, which mark is not registered.

C-1

Exhibit "D" attached to that certain IP Security Agreement dated September \_\_\_\_, 2012.

# EXHIBIT D DOMAIN NAMES; MASK WORKS

Adesto has purchased the domain name registration for the following domain name: adestotech.com.

D-1

Exhibit "E" attached to that certain IP Security Agreement dated September \_\_\_\_, 2012.

#### **EXHIBIT E**

The following is a list of liens on the Collateral as permitted under Section 1.8 of the IP Security Agreement:

Equipment lien pursuant to Master Lease Agreement No. ADESX by and between Adesto and ATEL Ventures, Inc. dated as of January 23, 2008, as amended.

Equipment lien pursuant to Equipment Lease Agreement by and between Adesto and De Lage Landen Financial Services, Inc. dated as of July 8, 2011, as amended.

Equipment lien pursuant to Equipment Lease Agreement by and between Adesto and Cisco Systems Capital Corporation dated June 28, 2011, as amended.

E-1

# SCHEDULE 4.2

Reference is made to the liens set forth on Exhibit E.

41907-0000 CH2\11799907.3

**RECORDED: 10/05/2012** 

-1-