|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
11595055
|
Filing Dt:
|
11/09/2006
|
Publication #:
|
|
Pub Dt:
|
05/15/2008
| | | | |
Title:
|
READ WINDOW IN CHALCOGENIDE SEMICONDUCTOR MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/30/2009
|
Application #:
|
11595067
|
Filing Dt:
|
11/09/2006
|
Publication #:
|
|
Pub Dt:
|
03/15/2007
| | | | |
Title:
|
MULTIPLE CHIP SEMICONDUCTOR PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/27/2008
|
Application #:
|
11595404
|
Filing Dt:
|
11/10/2006
|
Publication #:
|
|
Pub Dt:
|
03/08/2007
| | | | |
Title:
|
METHOD AND APPARATUS FOR DECOUPLING CONDUCTIVE PORTIONS OF A MICROELECTRONIC DEVICE PACKAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/24/2010
|
Application #:
|
11595436
|
Filing Dt:
|
11/09/2006
|
Publication #:
|
|
Pub Dt:
|
03/08/2007
| | | | |
Title:
|
SEMICONDUCTOR CONSTRUCTIONS CONTAINING TUBULAR CAPACITOR STORAGE NODES, AND RETAINING STRUCTURES ALONG PORTIONS OF THE TUBULAR CAPACITOR STORAGE NODES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/23/2009
|
Application #:
|
11595730
|
Filing Dt:
|
11/08/2006
|
Publication #:
|
|
Pub Dt:
|
05/31/2007
| | | | |
Title:
|
FLASH MEMORY ARCHITECTURE WITH SEPARATE STORAGE OF OVERHEAD AND USER DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2009
|
Application #:
|
11598036
|
Filing Dt:
|
11/13/2006
|
Publication #:
|
|
Pub Dt:
|
05/17/2007
| | | | |
Title:
|
METHOD FOR MANUFACTURING CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2011
|
Application #:
|
11598089
|
Filing Dt:
|
11/13/2006
|
Publication #:
|
|
Pub Dt:
|
07/19/2007
| | | | |
Title:
|
SMALL ELECTRODE FOR RESISTANCE VARIABLE DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/01/2009
|
Application #:
|
11598437
|
Filing Dt:
|
11/13/2006
|
Publication #:
|
|
Pub Dt:
|
03/15/2007
| | | | |
Title:
|
METHODS OF FORMING ZIRCONIUM ALUMINUM OXIDE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/12/2010
|
Application #:
|
11598449
|
Filing Dt:
|
11/13/2006
|
Publication #:
|
|
Pub Dt:
|
05/15/2008
| | | | |
Title:
|
RECESSED ACCESS DEVICE FOR A MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/25/2008
|
Application #:
|
11599194
|
Filing Dt:
|
11/13/2006
|
Publication #:
|
|
Pub Dt:
|
07/05/2007
| | | | |
Title:
|
ELECTRONIC COMPONENT ASSEMBLIES WITH ELECTRICALLY CONDUCTIVE BONDS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/11/2008
|
Application #:
|
11599224
|
Filing Dt:
|
11/13/2006
|
Publication #:
|
|
Pub Dt:
|
03/29/2007
| | | | |
Title:
|
CIRCUITRY FOR A PROGRAMMABLE ELEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2008
|
Application #:
|
11599253
|
Filing Dt:
|
11/15/2006
|
Publication #:
|
|
Pub Dt:
|
05/17/2007
| | | | |
Title:
|
DIFFERENTIAL AMPLIFIER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/16/2010
|
Application #:
|
11599471
|
Filing Dt:
|
11/15/2006
|
Publication #:
|
|
Pub Dt:
|
03/15/2007
| | | | |
Title:
|
MEMORY ELEMENTS HAVING PATTERNED ELECTRODES AND METHOD OF FORMING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
10/02/2007
|
Application #:
|
11599700
|
Filing Dt:
|
11/15/2006
|
Publication #:
|
|
Pub Dt:
|
03/29/2007
| | | | |
Title:
|
METHOD FOR PROGRAMMING AND ERASING AN NROM CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/29/2009
|
Application #:
|
11599701
|
Filing Dt:
|
11/15/2006
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
METHOD FOR PROGRAMMING AND ERASING AN NROM CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
02/26/2008
|
Application #:
|
11599702
|
Filing Dt:
|
11/15/2006
|
Publication #:
|
|
Pub Dt:
|
03/15/2007
| | | | |
Title:
|
NAND FLASH MEMORY CELL PROGRAMMING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/02/2008
|
Application #:
|
11599889
|
Filing Dt:
|
11/14/2006
|
Publication #:
|
|
Pub Dt:
|
05/15/2008
| | | | |
Title:
|
DIGITAL CALIBRATION CIRCUITS, DEVICES AND SYSTEMS INCLUDING SAME, AND METHODS OF OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/2009
|
Application #:
|
11600105
|
Filing Dt:
|
11/16/2006
|
Publication #:
|
|
Pub Dt:
|
05/31/2007
| | | | |
Title:
|
METHOD FOR MANUFACTURING SEMICONDUCTOR SILICON SUBSTRATE AND APPARATUS FOR MANUFACTURING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/2008
|
Application #:
|
11600350
|
Filing Dt:
|
11/16/2006
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
ISOLATION TRENCHES FOR MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/2009
|
Application #:
|
11600356
|
Filing Dt:
|
11/16/2006
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
NON-VOLATILE ONE TIME PROGRAMMABLE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2011
|
Application #:
|
11600357
|
Filing Dt:
|
11/16/2006
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
FLOATING-GATE MEMORY CELL AND MEMORY DEVICE AND ELECTRONIC SYSTEM THEREWITH
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2008
|
Application #:
|
11600629
|
Filing Dt:
|
11/16/2006
|
Publication #:
|
|
Pub Dt:
|
03/15/2007
| | | | |
Title:
|
LOW POWER DISSIPATION VOLTAGE GENERATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
07/13/2010
|
Application #:
|
11600665
|
Filing Dt:
|
11/15/2006
|
Publication #:
|
|
Pub Dt:
|
06/07/2007
| | | | |
Title:
|
METHOD FOR PACKAGING MICROELECTRONIC DEVICES
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11600695
|
Filing Dt:
|
11/16/2006
|
Publication #:
|
|
Pub Dt:
|
05/22/2008
| | | | |
Title:
|
Method of forming a structure having a high dielectric constant, a structure having a high dielectric constant, a capacitor including the structure, a method of forming the capacitor
|
|
|
Patent #:
|
|
Issue Dt:
|
08/25/2015
|
Application #:
|
11601107
|
Filing Dt:
|
11/17/2006
|
Publication #:
|
|
Pub Dt:
|
07/19/2007
| | | | |
Title:
|
Memory block quality identification in a memory device
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2007
|
Application #:
|
11601263
|
Filing Dt:
|
11/17/2006
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
VARIABLE IMPEDENCE OUTPUT BUFFER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/08/2009
|
Application #:
|
11601341
|
Filing Dt:
|
11/17/2006
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
METHOD FOR CREATING ELECTRICALLY CONDUCTIVE ELEMENTS FOR SEMICONDUCTOR DEVICE STRUCTURES USING LASER ABLATION PROCESSES AND METHODS OF FABRICATING SEMICONDUCTOR DEVICE ASSEMBLIES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2009
|
Application #:
|
11601362
|
Filing Dt:
|
11/16/2006
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
METHOD OF DEPOSITING A LAYER COMPRISING SILICON, CARBON, AND FLOURINE ONTO A SEMICONDUCTOR SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/2009
|
Application #:
|
11601368
|
Filing Dt:
|
11/16/2006
|
Publication #:
|
|
Pub Dt:
|
05/22/2008
| | | | |
Title:
|
METHOD AND SYSTEM FOR SELECTIVELY LIMITING PEAK POWER CONSUMPTION DURING PROGRAMMING OR ERASE OF NON-VOLATILE MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2011
|
Application #:
|
11601478
|
Filing Dt:
|
11/17/2006
|
Publication #:
|
|
Pub Dt:
|
05/22/2008
| | | | |
Title:
|
METHODS OF FORMING A FIELD EFFECT TRANSISTORS, PLURALITIES OF FIELD EFFECT TRANSISTORS, AND DRAM CIRCUITRY COMPRISING A PLURALITY OF INDIVIDUAL MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/30/2007
|
Application #:
|
11601747
|
Filing Dt:
|
11/20/2006
|
Publication #:
|
|
Pub Dt:
|
03/22/2007
| | | | |
Title:
|
RESISTANCE VARIABLE MEMORY ELEMENT WITH THRESHOLD DEVICE AND METHOD OF FORMING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
07/20/2010
|
Application #:
|
11602607
|
Filing Dt:
|
11/21/2006
|
Publication #:
|
|
Pub Dt:
|
04/05/2007
| | | | |
Title:
|
METAL PLATING USING SEED FILM
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2009
|
Application #:
|
11602947
|
Filing Dt:
|
11/22/2006
|
Publication #:
|
|
Pub Dt:
|
05/31/2007
| | | | |
Title:
|
SEMICONDUCTOR MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/07/2010
|
Application #:
|
11603426
|
Filing Dt:
|
11/21/2006
|
Publication #:
|
|
Pub Dt:
|
07/12/2007
| | | | |
Title:
|
METHODS OF FORMING A PHOSPHORUS DOPED SILICON DIOXIDE-COMPRISING LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/2009
|
Application #:
|
11604744
|
Filing Dt:
|
11/28/2006
|
Publication #:
|
|
Pub Dt:
|
03/29/2007
| | | | |
Title:
|
REPAIRABLE BLOCK REDUNDANCY SCHEME
|
|
|
Patent #:
|
|
Issue Dt:
|
11/17/2009
|
Application #:
|
11604906
|
Filing Dt:
|
11/28/2006
|
Publication #:
|
|
Pub Dt:
|
05/03/2007
| | | | |
Title:
|
OUT OF ORDER DRAM SEQUENCER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2008
|
Application #:
|
11604907
|
Filing Dt:
|
11/28/2006
|
Publication #:
|
|
Pub Dt:
|
06/14/2007
| | | | |
Title:
|
METHOD AND APPARATUS FOR A SHIFT REGISTER BASED INTERCONNECTION FOR A MASSIVELY PARALLEL PROCESSOR ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/2011
|
Application #:
|
11604958
|
Filing Dt:
|
11/28/2006
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
SEMICONDUCTOR DEVICE ISOLATION STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/02/2010
|
Application #:
|
11605065
|
Filing Dt:
|
11/28/2006
|
Publication #:
|
|
Pub Dt:
|
03/29/2007
| | | | |
Title:
|
METHOD OF CLEANING SEMICONDUCTOR SURFACES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2010
|
Application #:
|
11605103
|
Filing Dt:
|
11/28/2006
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
ANTIBLOOMING IMAGING APPARATUS, SYSTEMS, AND METHODS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/14/2009
|
Application #:
|
11605190
|
Filing Dt:
|
11/27/2006
|
Publication #:
|
|
Pub Dt:
|
06/07/2007
| | | | |
Title:
|
TRANSISTOR STRUCTURE WITH HIGH INPUT IMPEDANCE AND HIGH CURRENT CAPABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/2009
|
Application #:
|
11605209
|
Filing Dt:
|
11/27/2006
|
Publication #:
|
|
Pub Dt:
|
01/24/2008
| | | | |
Title:
|
NON-VOLATILE MEMORY IMPLEMENTED WITH LOW-VOLTAGES TRANSISTORS AND RELATED SYSTEM AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/2009
|
Application #:
|
11606479
|
Filing Dt:
|
11/30/2006
|
Publication #:
|
|
Pub Dt:
|
04/05/2007
| | | | |
Title:
|
GETTERING USING VOIDS FORMED BY SURFACE TRANSFORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/2011
|
Application #:
|
11606497
|
Filing Dt:
|
11/29/2006
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
BALANCED SEMICONDUCTOR DEVICE PACKAGES INCLUDING LEAD FRAME WITH FLOATING LEADS AND ASSOCIATED METHODS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/2009
|
Application #:
|
11606503
|
Filing Dt:
|
11/30/2006
|
Publication #:
|
|
Pub Dt:
|
04/12/2007
| | | | |
Title:
|
GETTERING USING VOIDS FORMED BY SURFACE TRANSFORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/05/2010
|
Application #:
|
11606613
|
Filing Dt:
|
11/29/2006
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
METHODS TO REDUCE THE CRITICAL DIMENSION OF SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/27/2008
|
Application #:
|
11606757
|
Filing Dt:
|
11/30/2006
|
Publication #:
|
|
Pub Dt:
|
04/05/2007
| | | | |
Title:
|
MEASURE-CONTROLLED CIRCUIT WITH FREQUENCY CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2008
|
Application #:
|
11607614
|
Filing Dt:
|
12/01/2006
|
Publication #:
|
|
Pub Dt:
|
06/05/2008
| | | | |
Title:
|
FAST RESPONSE TIME, LOW POWER PHASE DETECTOR CIRCUITS, DEVICES AND SYSTEMS INCORPORATING THE SAME, AND ASSOCIATED METHODS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/2010
|
Application #:
|
11608281
|
Filing Dt:
|
12/08/2006
|
Publication #:
|
|
Pub Dt:
|
04/19/2007
| | | | |
Title:
|
ZIRCONIUM-DOPED TANTALUM OXIDE FILMS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2011
|
Application #:
|
11608286
|
Filing Dt:
|
12/08/2006
|
Publication #:
|
|
Pub Dt:
|
05/03/2007
| | | | |
Title:
|
METHOD OF FABRICATING AN APPARATUS HAVING A LANTHANUM-METAL OXIDE DIELECTRIC LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/2009
|
Application #:
|
11608903
|
Filing Dt:
|
12/11/2006
|
Publication #:
|
|
Pub Dt:
|
06/12/2008
| | | | |
Title:
|
CONTROL OF A VARIABLE DELAY LINE USING LINE ENTRY POINT TO MODIFY LINE POWER SUPPLY VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/2011
|
Application #:
|
11612588
|
Filing Dt:
|
12/19/2006
|
Publication #:
|
|
Pub Dt:
|
07/12/2007
| | | | |
Title:
|
LOW RESISTANCE PERIPHERAL CONTACTS WHILE MAINTAINING DRAM ARRAY INTEGRITY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/11/2010
|
Application #:
|
11612798
|
Filing Dt:
|
12/19/2006
|
Publication #:
|
|
Pub Dt:
|
06/19/2008
| | | | |
Title:
|
TIMING SYNCHRONIZATION CIRCUIT WITH LOOP COUNTER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2007
|
Application #:
|
11613131
|
Filing Dt:
|
12/19/2006
|
Title:
|
LONG RETENTION TIME SINGLE TRANSISTOR VERTICAL MEMORY GAIN CELL
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11614213
|
Filing Dt:
|
12/21/2006
|
Publication #:
|
|
Pub Dt:
|
05/03/2007
| | | | |
Title:
|
METHODS FOR MANUFACTURING MEMORY MODULES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/2015
|
Application #:
|
11614802
|
Filing Dt:
|
12/21/2006
|
Publication #:
|
|
Pub Dt:
|
05/10/2007
| | | | |
Title:
|
SILICIDED RECESSED SILICON
|
|
|
Patent #:
|
|
Issue Dt:
|
01/05/2010
|
Application #:
|
11616164
|
Filing Dt:
|
12/26/2006
|
Publication #:
|
|
Pub Dt:
|
05/10/2007
| | | | |
Title:
|
METHOD AND APPARATUS FOR REDUCING ELECTRICAL INTERCONNECTION FATIGUE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/02/2008
|
Application #:
|
11616511
|
Filing Dt:
|
12/27/2006
|
Publication #:
|
|
Pub Dt:
|
05/17/2007
| | | | |
Title:
|
METHOD OF MANUFACTURING SIDEWALL SPACERS ON A MEMORY DEVICE, AND DEVICE COMPRISING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
06/28/2011
|
Application #:
|
11617567
|
Filing Dt:
|
12/28/2006
|
Publication #:
|
|
Pub Dt:
|
05/10/2007
| | | | |
Title:
|
MICROELECTRONIC DEVICES AND MICROELECTRONIC SUPPORT DEVICES, AND ASSOCIATED ASSEMBLIES AND METHODS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/2009
|
Application #:
|
11619130
|
Filing Dt:
|
01/02/2007
|
Publication #:
|
|
Pub Dt:
|
05/10/2007
| | | | |
Title:
|
SYSTEMS AND METHODS FOR PROCESSING MICROFEATURE WORKPIECES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2008
|
Application #:
|
11619414
|
Filing Dt:
|
01/03/2007
|
Publication #:
|
|
Pub Dt:
|
05/17/2007
| | | | |
Title:
|
REGULATING VOLTAGES FOR REFRESH OPERATION USING FLASH TRIM BITS IN SEMICONDUCTOR MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/10/2012
|
Application #:
|
11621401
|
Filing Dt:
|
01/09/2007
|
Publication #:
|
|
Pub Dt:
|
05/17/2007
| | | | |
Title:
|
SYSTEMS WITH A GATE DIELECTRIC HAVING MULTIPLE LANTHANIDE OXIDE LAYERS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/01/2009
|
Application #:
|
11622148
|
Filing Dt:
|
01/11/2007
|
Publication #:
|
|
Pub Dt:
|
05/24/2007
| | | | |
Title:
|
SURROUND GATE ACCESS TRANSISTORS WITH GROWN ULTRA-THIN BODIES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2009
|
Application #:
|
11622374
|
Filing Dt:
|
01/11/2007
|
Publication #:
|
|
Pub Dt:
|
05/17/2007
| | | | |
Title:
|
METHOD OF FORMING AN ISOLATION STRUCTURE THAT INCLUDES FORMING A SILICON LAYER AT A BASE OF THE RECESS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/2009
|
Application #:
|
11623657
|
Filing Dt:
|
01/16/2007
|
Publication #:
|
|
Pub Dt:
|
07/19/2007
| | | | |
Title:
|
PHASE CHANGE MEMORY DEVICE AND METHOD FOR MANUFACTURING PHASE CHANGE MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2010
|
Application #:
|
11624993
|
Filing Dt:
|
01/19/2007
|
Publication #:
|
|
Pub Dt:
|
05/08/2008
| | | | |
Title:
|
METHOD FOR MANUFACTURING DYNAMIC RANDOM ACCESS MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/2010
|
Application #:
|
11625130
|
Filing Dt:
|
01/19/2007
|
Publication #:
|
|
Pub Dt:
|
05/24/2007
| | | | |
Title:
|
DOUBLE-SIDED CONTAINER CAPACITORS USING A SACRIFICIAL LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/29/2008
|
Application #:
|
11625846
|
Filing Dt:
|
01/23/2007
|
Publication #:
|
|
Pub Dt:
|
05/24/2007
| | | | |
Title:
|
SILICON RICH BARRIER LAYERS FOR INTEGRATED CIRCUIT DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/29/2008
|
Application #:
|
11626256
|
Filing Dt:
|
01/23/2007
|
Publication #:
|
|
Pub Dt:
|
06/07/2007
| | | | |
Title:
|
MAGNETIC TUNNELING JUNCTION ANTIFUSE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/2010
|
Application #:
|
11626683
|
Filing Dt:
|
01/24/2007
|
Publication #:
|
|
Pub Dt:
|
06/05/2008
| | | | |
Title:
|
PACKAGED MICROELECTRONIC DEVICES AND METHODS FOR MANUFACTURING PACKAGED MICROELECTRONIC DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/2008
|
Application #:
|
11627067
|
Filing Dt:
|
01/25/2007
|
Publication #:
|
|
Pub Dt:
|
05/24/2007
| | | | |
Title:
|
METHOD OF MANUFACTURING A MULTILAYERED DOPED CONDUCTOR FOR A CONTACT IN AN INTEGRATED CIRCUIT DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/2009
|
Application #:
|
11627108
|
Filing Dt:
|
01/25/2007
|
Publication #:
|
|
Pub Dt:
|
07/31/2008
| | | | |
Title:
|
SYSTEMS AND METHODS FOR DEFECT TESTING OF EXTERNALLY ACCESSIBLE INTEGRATED CIRCUIT INTERCONNECTS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/23/2010
|
Application #:
|
11633211
|
Filing Dt:
|
12/04/2006
|
Publication #:
|
|
Pub Dt:
|
06/05/2008
| | | | |
Title:
|
TRENCH MEMORY STRUCTURES AND OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/23/2010
|
Application #:
|
11633311
|
Filing Dt:
|
12/04/2006
|
Publication #:
|
|
Pub Dt:
|
06/21/2007
| | | | |
Title:
|
ELECTRICALLY FLOATING BODY MEMORY CELL AND ARRAY, AND METHOD OF OPERATING OR CONTROLLING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
09/15/2009
|
Application #:
|
11633862
|
Filing Dt:
|
12/05/2006
|
Publication #:
|
|
Pub Dt:
|
04/12/2007
| | | | |
Title:
|
STARTUP CIRCUIT AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
06/23/2009
|
Application #:
|
11635708
|
Filing Dt:
|
12/07/2006
|
Publication #:
|
|
Pub Dt:
|
04/12/2007
| | | | |
Title:
|
MEMORY BLOCK REALLOCATION IN A FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/2009
|
Application #:
|
11635902
|
Filing Dt:
|
12/08/2006
|
Publication #:
|
|
Pub Dt:
|
06/12/2008
| | | | |
Title:
|
METHOD AND SYSTEM FOR FABRICATING SEMICONDUCTOR COMPONENTS WITH THROUGH INTERCONNECTS AND BACK SIDE REDISTRIBUTION CONDUCTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/18/2014
|
Application #:
|
11636192
|
Filing Dt:
|
12/08/2006
|
Publication #:
|
|
Pub Dt:
|
06/12/2008
| | | | |
Title:
|
Methods of Fabricating a Transistor Gate Including Cobalt Silicide
|
|
|
Patent #:
|
|
Issue Dt:
|
10/20/2009
|
Application #:
|
11636382
|
Filing Dt:
|
12/08/2006
|
Publication #:
|
|
Pub Dt:
|
06/28/2007
| | | | |
Title:
|
METHOD FOR PROGRAMMING OF MEMORY CELLS, IN PARTICULAR OF THE FLASH TYPE, AND CORRESPONDING PROGRAMMING ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/08/2010
|
Application #:
|
11636612
|
Filing Dt:
|
12/11/2006
|
Publication #:
|
|
Pub Dt:
|
06/14/2007
| | | | |
Title:
|
SEMICONDUCTOR DEVICE HAVING A THROUGH ELECTRODE WITH A LOW RESISTANCE AND METHOD OF MANUFACTURING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/31/2009
|
Application #:
|
11636658
|
Filing Dt:
|
12/11/2006
|
Publication #:
|
|
Pub Dt:
|
04/12/2007
| | | | |
Title:
|
WELL FOR CMOS IMAGER AND METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/13/2009
|
Application #:
|
11637298
|
Filing Dt:
|
12/12/2006
|
Publication #:
|
|
Pub Dt:
|
04/19/2007
| | | | |
Title:
|
METHODS OF FORMING BURIED BIT LINE DRAM CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/19/2010
|
Application #:
|
11638223
|
Filing Dt:
|
12/11/2006
|
Publication #:
|
|
Pub Dt:
|
06/12/2008
| | | | |
Title:
|
METHODS OF FORMING DRAM ARRAYS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/09/2008
|
Application #:
|
11638321
|
Filing Dt:
|
12/13/2006
|
Publication #:
|
|
Pub Dt:
|
07/12/2007
| | | | |
Title:
|
OUTPUT BUFFER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/2007
|
Application #:
|
11638772
|
Filing Dt:
|
12/14/2006
|
Publication #:
|
|
Pub Dt:
|
04/26/2007
| | | | |
Title:
|
NANOCRYSTAL WRITE ONCE READ ONLY MEMORY FOR ARCHIVAL STORAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2009
|
Application #:
|
11638971
|
Filing Dt:
|
12/13/2006
|
Publication #:
|
|
Pub Dt:
|
04/19/2007
| | | | |
Title:
|
MULTIPLE SEGMENT DATA OBJECT MANAGEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/2009
|
Application #:
|
11639218
|
Filing Dt:
|
12/15/2006
|
Publication #:
|
|
Pub Dt:
|
05/03/2007
| | | | |
Title:
|
INTERCONNECT LINE SELECTIVELY ISOLATED FROM AN UNDERLYING CONTACT PLUG
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/2009
|
Application #:
|
11639452
|
Filing Dt:
|
12/15/2006
|
Publication #:
|
|
Pub Dt:
|
06/19/2008
| | | | |
Title:
|
INPUT BUFFER AND METHOD WITH AC POSITIVE FEEDBACK, AND A MEMORY DEVICE AND COMPUTER SYSTEM USING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
07/16/2013
|
Application #:
|
11639659
|
Filing Dt:
|
12/15/2006
|
Publication #:
|
|
Pub Dt:
|
04/26/2007
| | | | |
Title:
|
Polishing liquids for activating and/or conditioning fixed abrasive polishing pads, and associated systems and methods
|
|
|
Patent #:
|
|
Issue Dt:
|
07/06/2010
|
Application #:
|
11639771
|
Filing Dt:
|
12/15/2006
|
Publication #:
|
|
Pub Dt:
|
06/19/2008
| | | | |
Title:
|
SEMICONDUCTOR PROCESSING METHODS, METHODS OF FORMING CONTACT PADS, AND METHODS OF FORMING ELECTRICAL CONNECTIONS BETWEEN METAL-CONTAINING LAYERS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2014
|
Application #:
|
11640701
|
Filing Dt:
|
12/18/2006
|
Publication #:
|
|
Pub Dt:
|
06/19/2008
| | | | |
Title:
|
Field emission devices and methods for making the same
|
|
|
Patent #:
|
|
Issue Dt:
|
04/07/2009
|
Application #:
|
11641586
|
Filing Dt:
|
12/18/2006
|
Publication #:
|
|
Pub Dt:
|
06/19/2008
| | | | |
Title:
|
EXTERNAL CLOCK TRACKING PIPELINED LATCH SCHEME
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/2009
|
Application #:
|
11642023
|
Filing Dt:
|
12/18/2006
|
Publication #:
|
|
Pub Dt:
|
05/31/2007
| | | | |
Title:
|
POLARIZED RETICLE, PHOTOLITHOGRAPHY SYSTEM, AND METHOD OF FABRICATING A POLARIZED RETICLE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/17/2009
|
Application #:
|
11642038
|
Filing Dt:
|
12/19/2006
|
Publication #:
|
|
Pub Dt:
|
04/10/2008
| | | | |
Title:
|
FILTERED REGISTER ARCHITECTURE TO GENERATE ACTUATOR SIGNALS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/2007
|
Application #:
|
11642346
|
Filing Dt:
|
12/20/2006
|
Publication #:
|
|
Pub Dt:
|
04/26/2007
| | | | |
Title:
|
EDGE CONNECTOR INCLUDING INTERNAL LAYER CONTACT, PRINTED CIRCUIT BOARD AND ELECTRONIC MODULE INCORPORATING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2008
|
Application #:
|
11642810
|
Filing Dt:
|
12/19/2006
|
Publication #:
|
|
Pub Dt:
|
05/03/2007
| | | | |
Title:
|
CAPACITOR SUPPORTED PRECHARGING OF MEMORY DIGIT LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/2008
|
Application #:
|
11643689
|
Filing Dt:
|
12/22/2006
|
Publication #:
|
|
Pub Dt:
|
05/10/2007
| | | | |
Title:
|
POWER CIRCUITS FOR REDUCING A NUMBER OF POWER SUPPLY VOLTAGE TAPS REQUIRED FOR SENSING A RESISTIVE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/11/2007
|
Application #:
|
11644642
|
Filing Dt:
|
12/22/2006
|
Publication #:
|
|
Pub Dt:
|
05/10/2007
| | | | |
Title:
|
APPARATUS AND METHOD FOR IMPROVING DYNAMIC REFRESH IN A MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/2010
|
Application #:
|
11646658
|
Filing Dt:
|
12/28/2006
|
Publication #:
|
|
Pub Dt:
|
07/03/2008
| | | | |
Title:
|
NON-VOLATILE MULTILEVEL MEMORY CELL PROGRAMMING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/20/2009
|
Application #:
|
11646735
|
Filing Dt:
|
12/27/2006
|
Publication #:
|
|
Pub Dt:
|
07/03/2008
| | | | |
Title:
|
ARRAY SENSE AMPLIFIERS, MEMORY DEVICES AND SYSTEMS INCLUDING SAME, AND METHODS OF OPERATION
|
|