|
|
Patent #:
|
|
Issue Dt:
|
02/19/2013
|
Application #:
|
13367466
|
Filing Dt:
|
02/07/2012
|
Publication #:
|
|
Pub Dt:
|
05/31/2012
| | | | |
Title:
|
MICRO-FLUIDIC INJECTION MOLDED SOLDER (IMS)
|
|
|
Patent #:
|
|
Issue Dt:
|
09/03/2013
|
Application #:
|
13367495
|
Filing Dt:
|
02/07/2012
|
Publication #:
|
|
Pub Dt:
|
07/19/2012
| | | | |
Title:
|
ENHANCED STATIC RANDOM ACCESS MEMORY STABILITY USING ASYMMETRIC ACCESS TRANSISTORS AND DESIGN STRUCTURE FOR SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/19/2013
|
Application #:
|
13367646
|
Filing Dt:
|
02/07/2012
|
Publication #:
|
|
Pub Dt:
|
05/31/2012
| | | | |
Title:
|
SEMICONDUCTOR STRUCTURE INCLUDING A HIGH PERFORMANCE FET AND A HIGH VOLTAGE FET ON AN SOI SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/02/2014
|
Application #:
|
13367895
|
Filing Dt:
|
02/07/2012
|
Publication #:
|
|
Pub Dt:
|
08/08/2013
| | | | |
Title:
|
INDUCTORS AND WIRING STRUCTURES FABRICATED WITH LIMITED WIRING MATERIAL
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2013
|
Application #:
|
13368413
|
Filing Dt:
|
02/08/2012
|
Publication #:
|
|
Pub Dt:
|
05/31/2012
| | | | |
Title:
|
METHOD FOR COMPUTING THE SENSITIVITY OF A VLSI DESIGN TO BOTH RANDOM AND SYSTEMATIC DEFECTS USING A CRITICAL AREA ANALYSIS TOOL
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2013
|
Application #:
|
13368416
|
Filing Dt:
|
02/08/2012
|
Publication #:
|
|
Pub Dt:
|
05/31/2012
| | | | |
Title:
|
INTEGRATED CIRCUIT STRUCTURES WITH SILICON GERMANIUM FILM INCORPORATED AS LOCAL INTERCONNECT AND/OR CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/2015
|
Application #:
|
13368750
|
Filing Dt:
|
02/08/2012
|
Publication #:
|
|
Pub Dt:
|
08/08/2013
| | | | |
Title:
|
Interface Engineering to Optimize Metal-III-V Contacts
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/2014
|
Application #:
|
13368901
|
Filing Dt:
|
02/08/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
Method of Fabricating Self-Aligned Nanotube Field Effect Transistor
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2014
|
Application #:
|
13368918
|
Filing Dt:
|
02/08/2012
|
Publication #:
|
|
Pub Dt:
|
08/08/2013
| | | | |
Title:
|
IMPLEMENTING LOW POWER WRITE DISABLED LOCAL EVALUATION FOR SRAM
|
|
|
Patent #:
|
|
Issue Dt:
|
12/24/2013
|
Application #:
|
13369246
|
Filing Dt:
|
02/08/2012
|
Publication #:
|
|
Pub Dt:
|
08/08/2013
| | | | |
Title:
|
SELF-ALIGNED PROCESS TO FABRICATE A MEMORY CELL ARRAY WITH A SURROUNDING-GATE ACCESS TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2015
|
Application #:
|
13369261
|
Filing Dt:
|
02/08/2012
|
Publication #:
|
|
Pub Dt:
|
08/08/2013
| | | | |
Title:
|
SOI BIPOLAR JUNCTION TRANSISTOR WITH SUBSTRATE BIAS VOLTAGES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/25/2012
|
Application #:
|
13369273
|
Filing Dt:
|
02/08/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
SYSTEM TO IMPROVE CORELESS PACKAGE CONNECTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2015
|
Application #:
|
13369382
|
Filing Dt:
|
02/09/2012
|
Publication #:
|
|
Pub Dt:
|
08/15/2013
| | | | |
Title:
|
JUNCTION BUTTING ON SOI BY RAISED EPITAXIAL STRUCTURE AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/2013
|
Application #:
|
13369460
|
Filing Dt:
|
02/09/2012
|
Publication #:
|
|
Pub Dt:
|
05/31/2012
| | | | |
Title:
|
THREE DIMENSIONAL INTEGRATED DEEP TRENCH DECOUPLING CAPACITORS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/25/2012
|
Application #:
|
13369592
|
Filing Dt:
|
02/09/2012
|
Publication #:
|
|
Pub Dt:
|
05/31/2012
| | | | |
Title:
|
CIRCUIT STRUCTURES AND METHODS WITH BEOL LAYERS CONFIGURED TO BLOCK ELECTROMAGNETIC EDGE INTERFERENCE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2014
|
Application #:
|
13369633
|
Filing Dt:
|
02/09/2012
|
Publication #:
|
|
Pub Dt:
|
08/15/2013
| | | | |
Title:
|
METHODOLOGY FOR CORRELATED MEMORY FAIL ESTIMATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2015
|
Application #:
|
13369655
|
Filing Dt:
|
02/09/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
SELF-ALIGNED LOWER BOTTOM ELECTRODE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/22/2014
|
Application #:
|
13369707
|
Filing Dt:
|
02/09/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
CMOS STRUCTURE AND METHOD FOR FABRICATION THEREOF USING MULTIPLE CRYSTALLOGRAPHIC ORIENTATIONS AND GATE MATERIALS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/27/2014
|
Application #:
|
13369872
|
Filing Dt:
|
02/09/2012
|
Publication #:
|
|
Pub Dt:
|
08/15/2013
| | | | |
Title:
|
INTEGRATED TRANSFORMERS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2013
|
Application #:
|
13370144
|
Filing Dt:
|
02/09/2012
|
Title:
|
LOW-SWING SIGNALING SCHEME FOR DATA COMMUNICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/2014
|
Application #:
|
13370898
|
Filing Dt:
|
02/10/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
STRESS-GENERATING STRUCTURE FOR SEMICONDUCTOR-ON-INSULATOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/2013
|
Application #:
|
13371430
|
Filing Dt:
|
02/11/2012
|
Publication #:
|
|
Pub Dt:
|
08/15/2013
| | | | |
Title:
|
FORMING METAL PREFORMS AND METAL BALLS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2013
|
Application #:
|
13371431
|
Filing Dt:
|
02/11/2012
|
Title:
|
FORMING CONSTANT DIAMETER SPHERICAL METAL BALLS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/29/2013
|
Application #:
|
13371493
|
Filing Dt:
|
02/13/2012
|
Publication #:
|
|
Pub Dt:
|
08/15/2013
| | | | |
Title:
|
DUAL-METAL SELF-ALIGNED WIRES AND VIAS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2014
|
Application #:
|
13371516
|
Filing Dt:
|
02/13/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
METHOD FOR THE SEMI-AUTOMATIC EDITING OF TIMED AND ANNOTATED DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2013
|
Application #:
|
13371537
|
Filing Dt:
|
02/13/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
ANALYZING MULTIPLE INDUCED SYSTEMATIC AND STATISTICAL LAYOUT DEPENDENT EFFECTS ON CIRCUIT PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/2015
|
Application #:
|
13371605
|
Filing Dt:
|
02/13/2012
|
Publication #:
|
|
Pub Dt:
|
08/15/2013
| | | | |
Title:
|
SELF-ALIGNED EMITTER-BASE REGION
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
13371665
|
Filing Dt:
|
02/13/2012
|
Publication #:
|
|
Pub Dt:
|
08/15/2013
| | | | |
Title:
|
RECESSED DEVICE REGION IN EPITAXIAL INSULATING LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/11/2012
|
Application #:
|
13371840
|
Filing Dt:
|
02/13/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
TECHNIQUES FOR FORMING SOLDER BUMP INTERCONNECTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2014
|
Application #:
|
13372058
|
Filing Dt:
|
02/13/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
MICROELECTRONIC STRUCTURE BY SELECTIVE DEPOSITION
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
13372713
|
Filing Dt:
|
02/14/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
Dislocation Engineering Using a Scanned Laser
|
|
|
Patent #:
|
|
Issue Dt:
|
08/13/2013
|
Application #:
|
13372714
|
Filing Dt:
|
02/14/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
OMEGA SHAPED NANOWIRE TUNNEL FIELD EFFECT TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/25/2014
|
Application #:
|
13372719
|
Filing Dt:
|
02/14/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
OMEGA SHAPED NANOWIRE FIELD EFFECT TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/15/2016
|
Application #:
|
13372974
|
Filing Dt:
|
02/14/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
SILICON WAFER BASED STRUCTURE FOR HETEROSTRUCTURE SOLAR CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/2013
|
Application #:
|
13396291
|
Filing Dt:
|
02/14/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
FINFET WITH REDUCED GATE TO FIN OVERLAY SENSITIVITY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/11/2014
|
Application #:
|
13396970
|
Filing Dt:
|
02/15/2012
|
Publication #:
|
|
Pub Dt:
|
08/15/2013
| | | | |
Title:
|
HIGH PERFORMANCE MULTI-FINGER STRAINED SILICON GERMANIUM CHANNEL PFET AND METHOD OF FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/27/2013
|
Application #:
|
13396998
|
Filing Dt:
|
02/15/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
Template-Registered DiBlock Copolymer Mask for MRAM Device Formation
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/2012
|
Application #:
|
13397004
|
Filing Dt:
|
02/15/2012
|
Publication #:
|
|
Pub Dt:
|
08/09/2012
| | | | |
Title:
|
ENHANCED ELECTROMIGRATION RESISTANCE IN TSV STRUCTURE AND DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
06/11/2013
|
Application #:
|
13397510
|
Filing Dt:
|
02/15/2012
|
Title:
|
THERMAL RELIEF OPTIMIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2015
|
Application #:
|
13397860
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
STRUCTURE AND METHOD FOR MOBILITY ENHANCED MOSFETS WITH UNALLOYED SILICIDE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/04/2014
|
Application #:
|
13397865
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
STRUCTURE AND METHOD FOR MOBILITY ENHANCED MOSFETS WITH UNALLOYED SILICIDE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2014
|
Application #:
|
13398070
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
METAL CAP WITH ULTRA-LOW k DIELECTRIC MATERIAL FOR CIRCUIT INTERCONNECT APPLICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/2015
|
Application #:
|
13398151
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
MOSFET WITH WORK FUNCTION ADJUSTED METAL BACKGATE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2014
|
Application #:
|
13398190
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
OPTICAL RECEIVER USING INFINITE IMPULSE RESPONSE DECISION FEEDBACK EQUALIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/2014
|
Application #:
|
13398339
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
NON-PLANAR MOSFET STRUCTURES WITH ASYMMETRIC RECESSED SOURCE DRAINS AND METHODS FOR MAKING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2014
|
Application #:
|
13398408
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
STRUCTURE AND LAYOUT OF A FET PRIME CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/27/2014
|
Application #:
|
13398481
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
3D INTEGRATED CIRCUIT DEVICE FABRICATION WITH PRECISELY CONTROLLABLE SUBSTRATE REMOVAL
|
|
|
Patent #:
|
|
Issue Dt:
|
02/12/2013
|
Application #:
|
13398490
|
Filing Dt:
|
02/16/2012
|
Title:
|
SOFT-BOUNDED HIERARCHICAL SYNTHESIS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/2014
|
Application #:
|
13398505
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
3D INTEGRATED CIRCUIT DEVICE FABRICATION WITH PRECISELY CONTROLLABLE SUBSTRATE REMOVAL
|
|
|
Patent #:
|
|
Issue Dt:
|
10/08/2013
|
Application #:
|
13398518
|
Filing Dt:
|
02/16/2012
|
Publication #:
|
|
Pub Dt:
|
06/07/2012
| | | | |
Title:
|
ELECTRONICALLY SCANNABLE MULTIPLEXING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2015
|
Application #:
|
13398875
|
Filing Dt:
|
02/17/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
Lateral-Dimension-Reducing Metallic Hard Mask Etch
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2014
|
Application #:
|
13399054
|
Filing Dt:
|
02/17/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
CAPACITIVE LEVEL-SHIFTING CIRCUITS AND METHODS FOR ADDING DC OFFSETS TO OUTPUT OF CURRENT-INTEGRATING AMPLIFIER
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/2015
|
Application #:
|
13399266
|
Filing Dt:
|
02/17/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
METAL FUSE STRUCTURE FOR IMPROVED PROGRAMMING CAPABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/04/2012
|
Application #:
|
13399612
|
Filing Dt:
|
02/17/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
EMBEDDED NANOPARTICLE FILMS AND METHOD FOR THEIR FORMATION IN SELECTIVE AREAS ON A SURFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/2015
|
Application #:
|
13399675
|
Filing Dt:
|
02/17/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
ANALOG SIGNAL CURRENT INTEGRATORS WITH TUNABLE PEAKING FUNCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/30/2013
|
Application #:
|
13400610
|
Filing Dt:
|
02/21/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
INTERCONNECT STRUCTURES AND METHODS OF MANUFACTURING OF INTERCONNECT STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2013
|
Application #:
|
13400680
|
Filing Dt:
|
02/21/2012
|
Title:
|
STATISTICAL SINGLE LIBRARY INCLUDING ON CHIP VARIATION FOR RAPID TIMING AND POWER ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/07/2014
|
Application #:
|
13400900
|
Filing Dt:
|
02/21/2012
|
Publication #:
|
|
Pub Dt:
|
06/28/2012
| | | | |
Title:
|
REDUNDANCY DESIGN WITH ELECTRO-MIGRATION IMMUNITY AND METHOD OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/22/2014
|
Application #:
|
13401064
|
Filing Dt:
|
02/21/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
TRANSISTOR HAVING A MONOCRYSTALLINE CENTER SECTION AND A POLYCRYSTALLINE OUTER SECTION, AND NARROW IN-SUBSTRATE COLLECTOR REGION FOR REDUCED BASE-COLLECTOR JUNCTION CAPACITANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2014
|
Application #:
|
13401368
|
Filing Dt:
|
02/21/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
REFERENCE GENERATOR WITH PROGRAMMABLE M AND B PARAMETERS AND METHODS OF USE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/25/2012
|
Application #:
|
13401967
|
Filing Dt:
|
02/22/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
ULTRATHIN SPACER FORMATION FOR CARBON-BASED FET
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/2014
|
Application #:
|
13402068
|
Filing Dt:
|
02/22/2012
|
Publication #:
|
|
Pub Dt:
|
08/22/2013
| | | | |
Title:
|
DUAL HARD MASK LITHOGRAPHY PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/04/2014
|
Application #:
|
13402941
|
Filing Dt:
|
02/23/2012
|
Publication #:
|
|
Pub Dt:
|
08/30/2012
| | | | |
Title:
|
METHOD OF OPTIMIZATION OF A MANUFACTURING PROCESS OF AN INTEGRATED CIRCUIT LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/18/2014
|
Application #:
|
13403252
|
Filing Dt:
|
02/23/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
VDIFF MAX LIMITER IN SRAMS FOR IMPROVED YIELD AND POWER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/14/2013
|
Application #:
|
13403388
|
Filing Dt:
|
02/23/2012
|
Title:
|
ABSTRACTION LEVEL-PRESERVING CONVERSION OF FLIP-FLOP-INFERRED HARDWARE DESCRIPTION LANGUAGE (HDL) TO INSTANTIATED HDL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/05/2016
|
Application #:
|
13403457
|
Filing Dt:
|
02/23/2012
|
Publication #:
|
|
Pub Dt:
|
06/14/2012
| | | | |
Title:
|
SEMICONDUCTOR STRUCTURE AND METHODS OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/08/2013
|
Application #:
|
13403799
|
Filing Dt:
|
02/23/2012
|
Publication #:
|
|
Pub Dt:
|
08/23/2012
| | | | |
Title:
|
VERIFICATION TECHNIQUES FOR LIVENESS CHECKING OF LOGIC DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/05/2016
|
Application #:
|
13404485
|
Filing Dt:
|
02/24/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
METHODS OF DESIGNING AN INDUCTOR HAVING OPENING ENCLOSED WITHIN CONDUCTIVE LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/16/2013
|
Application #:
|
13405443
|
Filing Dt:
|
02/27/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
STRUCTURE AND METHODS OF FORMING CONTACT STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2014
|
Application #:
|
13405587
|
Filing Dt:
|
02/27/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
METAL PEROXO COMPOUNDS WITH ORGANIC CO-LIGANDS FOR ELECTRON BEAM, DEEP UV AND EXTREME UV PHOTORESIST APPLICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/10/2013
|
Application #:
|
13405598
|
Filing Dt:
|
02/27/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
CONTINUOUS METAL SEMICONDUCTOR ALLOY VIA FOR INTERCONNECTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2014
|
Application #:
|
13405682
|
Filing Dt:
|
02/27/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
GATE-ALL AROUND SEMICONDUCTOR NANOWIRE FET'S ON BULK SEMICODUCTOR WAFERS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2014
|
Application #:
|
13405732
|
Filing Dt:
|
02/27/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
PAD-LESS GATE-ALL AROUND SEMICONDUCTOR NANOWIRE FETS ON BULK SEMICONDUCTOR WAFERS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2014
|
Application #:
|
13405739
|
Filing Dt:
|
02/27/2012
|
Publication #:
|
|
Pub Dt:
|
06/28/2012
| | | | |
Title:
|
CONTINUOUS METAL SEMICONDUCTOR ALLOY VIA FOR INTERCONNECTS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
13405760
|
Filing Dt:
|
02/27/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
QUASI-HYDROPHOBIC Si-Si WAFER BONDING USING HYDROPHILIC Si SURFACES AND DISSOLUTION OF INTERFACIAL BONDING OXIDE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/18/2013
|
Application #:
|
13406096
|
Filing Dt:
|
02/27/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
THREE-TERMINAL CASCADE SWITCH FOR CONTROLLING STATIC POWER CONSUMPTION IN INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2013
|
Application #:
|
13406652
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
MULTI-GATE NON-PLANAR FIELD EFFECT TRANSISTOR STRUCTURE AND METHOD OF FORMING THE STRUCTURE USING A DOPANT IMPLANT PROCESS TO TUNE DEVICE DRIVE CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/2013
|
Application #:
|
13406664
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
INTEGRATED CIRCUIT AND A METHOD USING INTEGRATED PROCESS STEPS TO FORM DEEP TRENCH ISOLATION STRUCTURES AND DEEP TRENCH CAPACITOR STRUCTURES FOR THE INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/08/2013
|
Application #:
|
13406679
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
MULTI-ANODE SYSTEM FOR UNIFORM PLATING OF ALLOYS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2014
|
Application #:
|
13406695
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
APPARATUS FOR EXTERNALLY CHANGING THE DIRECTION OF AIR FLOWING THROUGH ELECTRONIC EQUIPMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/14/2014
|
Application #:
|
13406838
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
SOLAR CELL MADE IN A SINGLE PROCESSING CHAMBER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2016
|
Application #:
|
13406897
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
DYNAMICALLY DETERMINING NUMBER OF SIMULATIONS REQUIRED FOR CHARACTERIZING INTRA-CIRCUIT INCONGRUENT VARIATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/16/2013
|
Application #:
|
13406956
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
PRECISION PEAK MATCHING IN LIQUID CHROMATOGRAPHY-MASS SPECTROSCOPY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/12/2013
|
Application #:
|
13406959
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
PRECISION PEAK MATCHING IN LIQUID CHROMATOGRAPHY-MASS SPECTROSCOPY
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
13406965
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
MULTI-EXPOSURE LITHOGRAPHY EMPLOYING DIFFERENTIALLY SENSITIVE PHOTORESIST LAYERS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/16/2013
|
Application #:
|
13407141
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
06/28/2012
| | | | |
Title:
|
MULTIPLE PATTERNING USING IMPROVED PATTERNABLE LOW-K DIELECTRIC MATERIALS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2014
|
Application #:
|
13407593
|
Filing Dt:
|
02/28/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
SEMI-AUTOMATIC CONVERSION AND EXECUTION OF FUNCTIONAL MANUAL TESTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2014
|
Application #:
|
13407813
|
Filing Dt:
|
02/29/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
SENSE SCHEME FOR PHASE CHANGE MATERIAL CONTENT ADDRESSABLE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2014
|
Application #:
|
13407822
|
Filing Dt:
|
02/29/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
STATIC NOISE MARGIN MONITORING CIRCUIT AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
06/17/2014
|
Application #:
|
13407848
|
Filing Dt:
|
02/29/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
DECODING SCHEME FOR BIPOLAR-BASED DIODE THREE-DIMENSIONAL MEMORY REQUIRING BIPOLAR PROGRAMMING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/30/2012
|
Application #:
|
13408141
|
Filing Dt:
|
02/29/2012
|
Publication #:
|
|
Pub Dt:
|
06/28/2012
| | | | |
Title:
|
INTERLEVEL CONDUCTIVE LIGHT SHIELD
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2015
|
Application #:
|
13408187
|
Filing Dt:
|
02/29/2012
|
Publication #:
|
|
Pub Dt:
|
07/12/2012
| | | | |
Title:
|
STRUCTURE AND METHOD OF FORMING ENHANCED ARRAY DEVICE ISOLATION FOR IMPLANTED PLATE EDRAM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/2014
|
Application #:
|
13408246
|
Filing Dt:
|
02/29/2012
|
Publication #:
|
|
Pub Dt:
|
06/21/2012
| | | | |
Title:
|
NICKEL-SILICIDE FORMATION WITH DIFFERENTIAL PT COMPOSITION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2014
|
Application #:
|
13408300
|
Filing Dt:
|
02/29/2012
|
Publication #:
|
|
Pub Dt:
|
08/29/2013
| | | | |
Title:
|
THROUGH SILICON VIA NOISE SUPPRESSION USING BURIED INTERFACE CONTACTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2013
|
Application #:
|
13408407
|
Filing Dt:
|
02/29/2012
|
Publication #:
|
|
Pub Dt:
|
07/26/2012
| | | | |
Title:
|
LENGTHENING LIFE OF A LIMITED LIFE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/30/2012
|
Application #:
|
13408658
|
Filing Dt:
|
02/29/2012
|
Publication #:
|
|
Pub Dt:
|
06/28/2012
| | | | |
Title:
|
METHODS FOR FORMING A BONDED SEMICONDUCTOR SUBSTRATE INCLUDING A COOLING MECHANISM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/20/2013
|
Application #:
|
13409693
|
Filing Dt:
|
03/01/2012
|
Publication #:
|
|
Pub Dt:
|
07/05/2012
| | | | |
Title:
|
STRUCTURE AND METHOD TO IMPROVE THRESHOLD VOLTAGE OF MOSFETS INCLUDING A HIGH K DIELECTRIC
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
13410386
|
Filing Dt:
|
03/02/2012
|
Publication #:
|
|
Pub Dt:
|
06/28/2012
| | | | |
Title:
|
METHOD AND DEVICE FOR IDENTIFYING AND IMPLEMENTING FLEXIBLE LOGIC BLOCK LOGIC FOR EASY ENGINEERING CHANGES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/2013
|
Application #:
|
13410466
|
Filing Dt:
|
03/02/2012
|
Publication #:
|
|
Pub Dt:
|
06/28/2012
| | | | |
Title:
|
IC HAVING VIABAR INTERCONNECTION AND RELATED METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
12/10/2013
|
Application #:
|
13410853
|
Filing Dt:
|
03/02/2012
|
Publication #:
|
|
Pub Dt:
|
06/28/2012
| | | | |
Title:
|
OPTICAL ALIGNMENT MODULE UTILIZING TRANSPARENT RETICLE TO FACILITATE TOOL CALIBRATION DURING HIGH TEMPERATURE PROCESS
|
|