|
|
Patent #:
|
|
Issue Dt:
|
02/24/2015
|
Application #:
|
14088115
|
Filing Dt:
|
11/22/2013
|
Publication #:
|
|
Pub Dt:
|
03/20/2014
| | | | |
Title:
|
THREE-DIMENSIONAL INTEGRATED CIRCUIT DEVICE USING A WAFER SCALE MEMBRANE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/05/2016
|
Application #:
|
14088484
|
Filing Dt:
|
11/25/2013
|
Publication #:
|
|
Pub Dt:
|
05/28/2015
| | | | |
Title:
|
POWER AWARE EQUALIZATION IN A SERIAL COMMUNICATIONS LINK
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14088809
|
Filing Dt:
|
11/25/2013
|
Publication #:
|
|
Pub Dt:
|
06/19/2014
| | | | |
Title:
|
Plating Stub Resonance Shift with Filter Stub Design Methodology
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/2016
|
Application #:
|
14089206
|
Filing Dt:
|
11/25/2013
|
Publication #:
|
|
Pub Dt:
|
03/27/2014
| | | | |
Title:
|
TEST CASE PATTERN MATCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/2015
|
Application #:
|
14089790
|
Filing Dt:
|
11/26/2013
|
Publication #:
|
|
Pub Dt:
|
05/28/2015
| | | | |
Title:
|
TESTING A DIGITAL-TO-ANALOG CONVERTER
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14089859
|
Filing Dt:
|
11/26/2013
|
Publication #:
|
|
Pub Dt:
|
12/04/2014
| | | | |
Title:
|
Illegal Activity Detection through Interpersonal Relationship Resolution
|
|
|
Patent #:
|
|
Issue Dt:
|
09/16/2014
|
Application #:
|
14090033
|
Filing Dt:
|
11/26/2013
|
Publication #:
|
|
Pub Dt:
|
03/27/2014
| | | | |
Title:
|
LATERAL EPITAXIAL GROWN SOI IN DEEP TRENCH STRUCTURES AND METHODS OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/09/2016
|
Application #:
|
14090488
|
Filing Dt:
|
11/26/2013
|
Publication #:
|
|
Pub Dt:
|
03/27/2014
| | | | |
Title:
|
REDUCING REPEATER POWER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2015
|
Application #:
|
14093248
|
Filing Dt:
|
11/29/2013
|
Publication #:
|
|
Pub Dt:
|
04/03/2014
| | | | |
Title:
|
TRANSFERRING HEAT THROUGH AN OPTICAL LAYER OF INTEGRATED CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2016
|
Application #:
|
14094819
|
Filing Dt:
|
12/03/2013
|
Publication #:
|
|
Pub Dt:
|
06/04/2015
| | | | |
Title:
|
APPARATUS AND METHOD FOR LASER HEATING AND ION IMPLANTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/24/2015
|
Application #:
|
14096120
|
Filing Dt:
|
12/04/2013
|
Title:
|
SEMICONDUCTOR SUBSTRATE WITH MULTIPLE SIGE REGIONS HAVING DIFFERENT GERMANIUM CONCENTRATIONS BY A SINGLE EPITAXY PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2015
|
Application #:
|
14096156
|
Filing Dt:
|
12/04/2013
|
Publication #:
|
|
Pub Dt:
|
04/03/2014
| | | | |
Title:
|
FIELD-EFFECT-TRANSISTOR WITH SELF-ALIGNED DIFFUSION CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2015
|
Application #:
|
14096325
|
Filing Dt:
|
12/04/2013
|
Publication #:
|
|
Pub Dt:
|
06/04/2015
| | | | |
Title:
|
FACILITATING CHIP DICING FOR METAL-METAL BONDING AND HYBRID WAFER BONDING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2014
|
Application #:
|
14096350
|
Filing Dt:
|
12/04/2013
|
Publication #:
|
|
Pub Dt:
|
04/03/2014
| | | | |
Title:
|
INTEGRATED SEMICONDUCTOR DEVICES WITH AMORPHOUS SILICON BEAM, METHODS OF MANUFACTURE AND DESIGN STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2016
|
Application #:
|
14097606
|
Filing Dt:
|
12/05/2013
|
Publication #:
|
|
Pub Dt:
|
04/02/2015
| | | | |
Title:
|
VERIFICATION OF DYNAMIC LOGICAL PARTITIONING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/16/2016
|
Application #:
|
14097956
|
Filing Dt:
|
12/05/2013
|
Publication #:
|
|
Pub Dt:
|
05/22/2014
| | | | |
Title:
|
PROCESSING FOR OVERCOMING EXTREME TOPOGRAPHY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/06/2016
|
Application #:
|
14098561
|
Filing Dt:
|
12/06/2013
|
Publication #:
|
|
Pub Dt:
|
04/30/2015
| | | | |
Title:
|
ECC BYPASS USING LOW LATENCY CE CORRECTION WITH RETRY SELECT SIGNAL
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2016
|
Application #:
|
14098639
|
Filing Dt:
|
12/06/2013
|
Publication #:
|
|
Pub Dt:
|
06/11/2015
| | | | |
Title:
|
SELF-ALIGNED LATERALLY EXTENDED STRAP FOR A DYNAMIC RANDOM ACCESS MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2016
|
Application #:
|
14098650
|
Filing Dt:
|
12/06/2013
|
Publication #:
|
|
Pub Dt:
|
06/11/2015
| | | | |
Title:
|
PATTERN FACTOR DEPENDENCY ALLEVIATION FOR EDRAM AND LOGIC DEVICES WITH DISPOSABLE FILL TO EASE DEEP TRENCH INTEGRATION WITH FINS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14098896
|
Filing Dt:
|
12/06/2013
|
Publication #:
|
|
Pub Dt:
|
03/12/2015
| | | | |
Title:
|
IDENTIFYING AND RERECORDING ONLY THE INCOMPLETE UNITS OF A PROGRAM BROADCAST RECORDING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/2014
|
Application #:
|
14099021
|
Filing Dt:
|
12/06/2013
|
Title:
|
MULTI-DIMENSIONAL PHYSICAL ARRANGEMENT TECHNIQUES USING BIN-PACKING WITH PER-BRANCH COMBINATION TRIES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2016
|
Application #:
|
14099310
|
Filing Dt:
|
12/06/2013
|
Publication #:
|
|
Pub Dt:
|
03/19/2015
| | | | |
Title:
|
HASH PERTURBATION WITH QUEUE MANAGEMENT IN DATA COMMUNICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2016
|
Application #:
|
14099459
|
Filing Dt:
|
12/06/2013
|
Publication #:
|
|
Pub Dt:
|
04/03/2014
| | | | |
Title:
|
IDENTIFICATION OF MISTIMED FORCING OF VALUES IN DESIGN SIMULATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/05/2015
|
Application #:
|
14099573
|
Filing Dt:
|
12/06/2013
|
Title:
|
DYNAMIC CASCODE-MANAGED HIGH-VOLTAGE WORD-LINE DRIVER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/27/2015
|
Application #:
|
14100248
|
Filing Dt:
|
12/09/2013
|
Publication #:
|
|
Pub Dt:
|
06/11/2015
| | | | |
Title:
|
HIGH FREQUENCY CAPACITANCE-VOLTAGE NANOPROBING CHARACTERIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/2015
|
Application #:
|
14100297
|
Filing Dt:
|
12/09/2013
|
Publication #:
|
|
Pub Dt:
|
06/11/2015
| | | | |
Title:
|
FABRICATION OF LITHOGRAPHIC IMAGE FIELDS USING A PROXIMITY STITCH METROLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/19/2015
|
Application #:
|
14100553
|
Filing Dt:
|
12/09/2013
|
Publication #:
|
|
Pub Dt:
|
04/10/2014
| | | | |
Title:
|
EARLY DESIGN CYCLE OPTIMIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2015
|
Application #:
|
14102568
|
Filing Dt:
|
12/11/2013
|
Publication #:
|
|
Pub Dt:
|
04/10/2014
| | | | |
Title:
|
PER-RANK CHANNEL MARKING IN A MEMORY SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2014
|
Application #:
|
14102579
|
Filing Dt:
|
12/11/2013
|
Publication #:
|
|
Pub Dt:
|
04/10/2014
| | | | |
Title:
|
DYNAMIC GRADUATED MEMORY DEVICE PROTECTION IN REDUNDANT ARRAY OF INDEPENDENT MEMORY (RAIM) SYSTEMS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/22/2015
|
Application #:
|
14102607
|
Filing Dt:
|
12/11/2013
|
Publication #:
|
|
Pub Dt:
|
06/11/2015
| | | | |
Title:
|
UNCLONABLE ID BASED CHIP-TO-CHIP COMMUNICATION
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14102829
|
Filing Dt:
|
12/11/2013
|
Publication #:
|
|
Pub Dt:
|
06/11/2015
| | | | |
Title:
|
MEMORY DEVICE EMPLOYING AN INVERTED U-SHAPED FLOATING GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/05/2016
|
Application #:
|
14102843
|
Filing Dt:
|
12/11/2013
|
Publication #:
|
|
Pub Dt:
|
06/11/2015
| | | | |
Title:
|
FINFET CROSSPOINT FLASH MEMORY
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14103111
|
Filing Dt:
|
12/11/2013
|
Publication #:
|
|
Pub Dt:
|
05/14/2015
| | | | |
Title:
|
CREATING UNDERSTANDABLE MODELS FOR NUMEROUS MODELING TASKS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/23/2014
|
Application #:
|
14103988
|
Filing Dt:
|
12/12/2013
|
Publication #:
|
|
Pub Dt:
|
04/10/2014
| | | | |
Title:
|
FUNCTIONAL TESTING OF A PROCESSOR DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2014
|
Application #:
|
14104561
|
Filing Dt:
|
12/12/2013
|
Publication #:
|
|
Pub Dt:
|
05/15/2014
| | | | |
Title:
|
Germanium Photodetector
|
|
|
Patent #:
|
|
Issue Dt:
|
09/23/2014
|
Application #:
|
14104563
|
Filing Dt:
|
12/12/2013
|
Publication #:
|
|
Pub Dt:
|
05/15/2014
| | | | |
Title:
|
GERMANIUM PHOTODETECTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
04/07/2015
|
Application #:
|
14107100
|
Filing Dt:
|
12/16/2013
|
Publication #:
|
|
Pub Dt:
|
06/26/2014
| | | | |
Title:
|
USE OF GRAPHENE TO LIMIT COPPER SURFACE OXIDATION, DIFFUSION AND ELECTROMIGRATION IN INTERCONNECT STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/14/2015
|
Application #:
|
14108229
|
Filing Dt:
|
12/16/2013
|
Title:
|
BACKWARD COMPATIBLE HEAD FOR QUASI-STATIC TILTED READING AND/OR RECORDING
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14108665
|
Filing Dt:
|
12/17/2013
|
Publication #:
|
|
Pub Dt:
|
01/22/2015
| | | | |
Title:
|
SMART HOME ENVIRONMENT FOR SHOPPING
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/2015
|
Application #:
|
14132002
|
Filing Dt:
|
12/18/2013
|
Publication #:
|
|
Pub Dt:
|
06/18/2015
| | | | |
Title:
|
DUAL SILICIDE INTEGRATION WITH LASER ANNEALING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2015
|
Application #:
|
14132195
|
Filing Dt:
|
12/18/2013
|
Title:
|
TAPE SERVO TRACK WRITE COMPENSATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2014
|
Application #:
|
14135664
|
Filing Dt:
|
12/20/2013
|
Publication #:
|
|
Pub Dt:
|
04/24/2014
| | | | |
Title:
|
TRANSISTOR AND METHOD OF FORMING THE TRANSISTOR SO AS TO HAVE REDUCED BASE RESISTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2016
|
Application #:
|
14135769
|
Filing Dt:
|
12/20/2013
|
Publication #:
|
|
Pub Dt:
|
01/01/2015
| | | | |
Title:
|
OPTIMIZATION OF INSTRUCTION GROUPS ACROSS GROUP BOUNDARIES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/2015
|
Application #:
|
14135847
|
Filing Dt:
|
12/20/2013
|
Publication #:
|
|
Pub Dt:
|
12/11/2014
| | | | |
Title:
|
CAPACITOR BACKUP FOR SRAM
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14135964
|
Filing Dt:
|
12/20/2013
|
Publication #:
|
|
Pub Dt:
|
04/23/2015
| | | | |
Title:
|
MULTIPLE APPLICATION PLATFORM OWNER KEYS IN A SECURE OBJECT COMPUTER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/14/2016
|
Application #:
|
14135991
|
Filing Dt:
|
12/20/2013
|
Publication #:
|
|
Pub Dt:
|
06/25/2015
| | | | |
Title:
|
EMBEDDED HEAT SPREADER WITH ELECTRICAL PROPERTIES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/2016
|
Application #:
|
14136651
|
Filing Dt:
|
12/20/2013
|
Publication #:
|
|
Pub Dt:
|
08/28/2014
| | | | |
Title:
|
SETTING SWITCH SIZE AND TRANSITION PATTERN IN A RESONANT CLOCK DISTRIBUTION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2014
|
Application #:
|
14136770
|
Filing Dt:
|
12/20/2013
|
Publication #:
|
|
Pub Dt:
|
08/28/2014
| | | | |
Title:
|
SETTING SWITCH SIZE AND TRANSITION PATTERN IN A RESONANT CLOCK DISTRIBUTION SYSTEM
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14138022
|
Filing Dt:
|
12/21/2013
|
Publication #:
|
|
Pub Dt:
|
06/25/2015
| | | | |
Title:
|
SEMICONDUCTOR CHIPS HAVING HEAT CONDUCTIVE LAYER WITH VIAS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2014
|
Application #:
|
14138935
|
Filing Dt:
|
12/23/2013
|
Publication #:
|
|
Pub Dt:
|
04/24/2014
| | | | |
Title:
|
SYSTEMS AND METHODS FOR CORRELATED PARAMETERS IN STATISTICAL STATIC TIMING ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/03/2015
|
Application #:
|
14139004
|
Filing Dt:
|
12/23/2013
|
Publication #:
|
|
Pub Dt:
|
05/01/2014
| | | | |
Title:
|
MODELING MULTI-PATTERNING VARIABILITY WITH STATISTICAL TIMING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/27/2015
|
Application #:
|
14139023
|
Filing Dt:
|
12/23/2013
|
Publication #:
|
|
Pub Dt:
|
06/19/2014
| | | | |
Title:
|
PARASITIC EXTRACTION IN AN INTEGRATED CIRCUIT WITH MULTI-PATTERNING REQUIREMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2016
|
Application #:
|
14140060
|
Filing Dt:
|
12/24/2013
|
Publication #:
|
|
Pub Dt:
|
04/24/2014
| | | | |
Title:
|
DUAL HARD MASK LITHOGRAPHY PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2015
|
Application #:
|
14141559
|
Filing Dt:
|
12/27/2013
|
Publication #:
|
|
Pub Dt:
|
04/17/2014
| | | | |
Title:
|
SYSTEM AND METHOD FOR FORMING AN ALUMINUM FUSE FOR COMPATIBILITY WITH COPPER BEOL INTERCONNECT SCHEME
|
|
|
Patent #:
|
|
Issue Dt:
|
11/24/2015
|
Application #:
|
14146056
|
Filing Dt:
|
01/02/2014
|
Publication #:
|
|
Pub Dt:
|
07/02/2015
| | | | |
Title:
|
METHOD WITH SYSTEM AND PROGRAM PRODUCT FOR PRIORITIZING CLOCK DOMAINS FOR TESTING OF INTEGRATED CIRCUIT DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/16/2016
|
Application #:
|
14146063
|
Filing Dt:
|
01/02/2014
|
Publication #:
|
|
Pub Dt:
|
04/24/2014
| | | | |
Title:
|
CROSS-COUPLING OF GATE CONDUCTOR LINE AND ACTIVE REGION IN SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/19/2019
|
Application #:
|
14146114
|
Filing Dt:
|
01/02/2014
|
Publication #:
|
|
Pub Dt:
|
07/02/2015
| | | | |
Title:
|
MODELING RANDOM DOPANT FLUCTUATIONS IN SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2016
|
Application #:
|
14146116
|
Filing Dt:
|
01/02/2014
|
Publication #:
|
|
Pub Dt:
|
04/24/2014
| | | | |
Title:
|
CORROSION SENSORS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/11/2017
|
Application #:
|
14146143
|
Filing Dt:
|
01/02/2014
|
Publication #:
|
|
Pub Dt:
|
07/02/2015
| | | | |
Title:
|
METHODS OF PREDICTING UNITY GAIN FREQUENCY WITH DIRECT CURRENT AND/OR LOW FREQUENCY PARAMETERS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2015
|
Application #:
|
14146198
|
Filing Dt:
|
01/02/2014
|
Publication #:
|
|
Pub Dt:
|
05/01/2014
| | | | |
Title:
|
DEEP ISOLATION TRENCH STRUCTURE AND DEEP TRENCH CAPACITOR ON A SEMICONDUCTOR-ON-INSULATOR SUBSTRATE
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14146240
|
Filing Dt:
|
01/02/2014
|
Publication #:
|
|
Pub Dt:
|
04/24/2014
| | | | |
Title:
|
COMPOSITIONALLY-GRADED BAND GAP HETEROJUNCTION SOLAR CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/12/2016
|
Application #:
|
14146421
|
Filing Dt:
|
01/02/2014
|
Publication #:
|
|
Pub Dt:
|
07/02/2015
| | | | |
Title:
|
FIN CONTACTED ELECTROSTATIC DISCHARGE (ESD) DEVICES WITH IMPROVED HEAT DISTRIBUTION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/2015
|
Application #:
|
14146788
|
Filing Dt:
|
01/03/2014
|
Publication #:
|
|
Pub Dt:
|
07/09/2015
| | | | |
Title:
|
SEMICONDUCTOR CHIP WITH A DUAL DAMASCENE WIRE AND THROUGH-SUBSTRATE VIA (TSV) STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/2016
|
Application #:
|
14146793
|
Filing Dt:
|
01/03/2014
|
Publication #:
|
|
Pub Dt:
|
07/09/2015
| | | | |
Title:
|
SINGLE-ENDED SENSING CIRCUITS FOR SIGNAL LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2014
|
Application #:
|
14146869
|
Filing Dt:
|
01/03/2014
|
Publication #:
|
|
Pub Dt:
|
05/01/2014
| | | | |
Title:
|
PARTIALLY DEPLETED (PD) SEMICONDUCTOR-ON-INSULATOR (SOI) FIELD EFFECT TRANSISTOR (FET) STRUCTURE WITH A GATE-TO-BODY TUNNEL CURRENT REGION FOR THRESHOLD VOLTAGE (VT) LOWERING AND METHOD OF FORMING THE STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/2015
|
Application #:
|
14147225
|
Filing Dt:
|
01/03/2014
|
Publication #:
|
|
Pub Dt:
|
07/09/2015
| | | | |
Title:
|
INTEGRATED CIRCUIT STRUCTURES HAVING OFF-AXIS IN-HOLE CAPACITOR AND METHODS OF FORMING
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/2016
|
Application #:
|
14147939
|
Filing Dt:
|
01/06/2014
|
Publication #:
|
|
Pub Dt:
|
07/10/2014
| | | | |
Title:
|
HETEROJUNCTION III-V SOLAR CELL PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2018
|
Application #:
|
14147996
|
Filing Dt:
|
01/06/2014
|
Publication #:
|
|
Pub Dt:
|
07/09/2015
| | | | |
Title:
|
CRYSTAL OSCILLATOR AND THE USE THEREOF IN SEMICONDUCTOR FABRICATION
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14148174
|
Filing Dt:
|
01/06/2014
|
Publication #:
|
|
Pub Dt:
|
07/09/2015
| | | | |
Title:
|
METHOD OF MODELING CONCENTRATION OF REDUCIBLE MOBILE IONIC DOPANT IN SEMICONDUCTOR DEVICE SIMULATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/2017
|
Application #:
|
14148234
|
Filing Dt:
|
01/06/2014
|
Publication #:
|
|
Pub Dt:
|
05/01/2014
| | | | |
Title:
|
COMPACT MODEL FOR DEVICE/CIRCUIT/CHIP LEAKAGE CURRENT (IDDQ) CALCULATION INCLUDING PROCESS INDUCED UPLIFT FACTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/19/2016
|
Application #:
|
14148532
|
Filing Dt:
|
01/06/2014
|
Publication #:
|
|
Pub Dt:
|
05/01/2014
| | | | |
Title:
|
BEOL STRUCTURES INCORPORATING ACTIVE DEVICES AND MECHANICAL STRENGTH
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2016
|
Application #:
|
14148573
|
Filing Dt:
|
01/06/2014
|
Publication #:
|
|
Pub Dt:
|
05/01/2014
| | | | |
Title:
|
BEOL STRUCTURES INCORPORATING ACTIVE DEVICES AND MECHANICAL STRENGTH
|
|
|
Patent #:
|
|
Issue Dt:
|
01/19/2016
|
Application #:
|
14149280
|
Filing Dt:
|
01/07/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
ARRAY AND MOAT ISOLATION STRUCTURES AND METHOD OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/2015
|
Application #:
|
14149295
|
Filing Dt:
|
01/07/2014
|
Publication #:
|
|
Pub Dt:
|
05/01/2014
| | | | |
Title:
|
FIN-LAST REPLACEMENT METAL GATE FINFET
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/2015
|
Application #:
|
14149898
|
Filing Dt:
|
01/08/2014
|
Publication #:
|
|
Pub Dt:
|
07/09/2015
| | | | |
Title:
|
METALLIC MASK PATTERNING PROCESS FOR MINIMIZING COLLATERAL ETCH OF AN UNDERLAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/24/2015
|
Application #:
|
14150954
|
Filing Dt:
|
01/09/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
CARBON NANOTUBE TRANSISTOR EMPLOYING EMBEDDED ELECTRODES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2019
|
Application #:
|
14151138
|
Filing Dt:
|
01/09/2014
|
Publication #:
|
|
Pub Dt:
|
07/09/2015
| | | | |
Title:
|
SHIELDING STRUCTURES BETWEEN OPTICAL WAVEGUIDES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2015
|
Application #:
|
14151200
|
Filing Dt:
|
01/09/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
SILICON CONTROLLED RECTIFIER STRUCTURE WITH IMPROVED JUNCTION BREAKDOWN AND LEAKAGE CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/18/2015
|
Application #:
|
14151225
|
Filing Dt:
|
01/09/2014
|
Publication #:
|
|
Pub Dt:
|
07/09/2015
| | | | |
Title:
|
SELF-ALIGNED EMITTER-BASE-COLLECTOR BIPOLAR JUNCTION TRANSISTORS WITH A SINGLE CRYSTAL RAISED EXTRINSIC BASE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2015
|
Application #:
|
14151331
|
Filing Dt:
|
01/09/2014
|
Publication #:
|
|
Pub Dt:
|
04/23/2015
| | | | |
Title:
|
DESIGN STRUCTURE FOR LOGIC CIRCUIT AND SERIALIZER-DESERIALIZER STACK
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2016
|
Application #:
|
14151550
|
Filing Dt:
|
01/09/2014
|
Publication #:
|
|
Pub Dt:
|
07/10/2014
| | | | |
Title:
|
SEMICONDUCTOR-ON-OXIDE STRUCTURE AND METHOD OF FORMING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/2015
|
Application #:
|
14151582
|
Filing Dt:
|
01/09/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
HIGH RESISTIVITY SILICON-ON-INSULATOR SUBSTRATE AND METHOD OF FORMING
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2017
|
Application #:
|
14151866
|
Filing Dt:
|
01/10/2014
|
Publication #:
|
|
Pub Dt:
|
09/11/2014
| | | | |
Title:
|
METHOD FOR CONVERSION OF COMMERCIAL MICROPROCESSOR TO RADIATION-HARDENED PROCESSOR AND RESULTING PROCESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/2014
|
Application #:
|
14151884
|
Filing Dt:
|
01/10/2014
|
Publication #:
|
|
Pub Dt:
|
05/01/2014
| | | | |
Title:
|
SEMICONDUCTOR STRUCTURES WITH THINNED JUNCTIONS AND METHODS OF MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/2015
|
Application #:
|
14151998
|
Filing Dt:
|
01/10/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
EDGE SELECTION TECHNIQUES FOR CORRECTING CLOCK DUTY CYCLE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2016
|
Application #:
|
14152345
|
Filing Dt:
|
01/10/2014
|
Publication #:
|
|
Pub Dt:
|
07/16/2015
| | | | |
Title:
|
CONVERTING AN XY TCAM TO A VALUE TCAM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/2015
|
Application #:
|
14152847
|
Filing Dt:
|
01/10/2014
|
Publication #:
|
|
Pub Dt:
|
07/16/2015
| | | | |
Title:
|
BOUNDARY LATCH AND LOGIC PLACEMENT TO SATISFY TIMING CONSTRAINTS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/01/2015
|
Application #:
|
14152907
|
Filing Dt:
|
01/10/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
ELECTROSTATIC DISCHARGE (ESD) PROTECTION USING LOW VISCOSITY ESD DISSIPATING ADHESIVE SUBSTANTIALLY FREE OF AGGLOMERATES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/2015
|
Application #:
|
14153145
|
Filing Dt:
|
01/13/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
METHOD AND STRUCTURE OF FORMING BACKSIDE THROUGH SILICON VIA CONNECTIONS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14153464
|
Filing Dt:
|
01/13/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
Heat Treatment Process and Photovoltaic Device Based on Said Process
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2016
|
Application #:
|
14153728
|
Filing Dt:
|
01/13/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
UNIFORMLY DISTRIBUTED SELF-ASSEMBLED CONE-SHAPED PILLARS FOR HIGH EFFICIENCY SOLAR CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/2015
|
Application #:
|
14154202
|
Filing Dt:
|
01/14/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
METHOD AND STRUCTURE FOR FORMING ON-CHIP HIGH QUALITY CAPACITORS WITH ETSOI TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/17/2015
|
Application #:
|
14154247
|
Filing Dt:
|
01/14/2014
|
Publication #:
|
|
Pub Dt:
|
03/26/2015
| | | | |
Title:
|
SPEED OF LIGHT BASED OSCILLATOR FREQUENCY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/23/2015
|
Application #:
|
14154305
|
Filing Dt:
|
01/14/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
INTERCONNECT WITH TITANIUM-OXIDE DIFFUSION BARRIER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2016
|
Application #:
|
14154438
|
Filing Dt:
|
01/14/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
STRUCTURE AND METHOD TO IMPROVE ETSOI MOSFETS WITH BACK GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2016
|
Application #:
|
14154505
|
Filing Dt:
|
01/14/2014
|
Publication #:
|
|
Pub Dt:
|
07/16/2015
| | | | |
Title:
|
NON-PLANAR FIELD EFFECT TRANSISTOR TEST STRUCTURE AND LATERAL DIELECTRIC BREAKDOWN TESTING METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/2015
|
Application #:
|
14154538
|
Filing Dt:
|
01/14/2014
|
Publication #:
|
|
Pub Dt:
|
03/12/2015
| | | | |
Title:
|
SEMICONDUCTOR-ON-INSULATOR DEVICE INCLUDING STAND-ALONE WELL IMPLANT TO PROVIDE JUNCTION BUTTING
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
14155540
|
Filing Dt:
|
01/15/2014
|
Publication #:
|
|
Pub Dt:
|
03/19/2015
| | | | |
Title:
|
ANALYTICS-DRIVEN AUTOMATED RECONCILIATION OF FINANCIAL TRANSACTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/2014
|
Application #:
|
14155972
|
Filing Dt:
|
01/15/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
SEMICONDUCTOR NANOSTRUCTURES, SEMICONDUCTOR DEVICES, AND METHODS OF MAKING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
09/16/2014
|
Application #:
|
14156006
|
Filing Dt:
|
01/15/2014
|
Publication #:
|
|
Pub Dt:
|
05/08/2014
| | | | |
Title:
|
SEMICONDUCTOR NANOSTRUCTURES, SEMICONDUCTOR DEVICES, AND METHODS OF MAKING SAME
|
|