|
|
Patent #:
|
|
Issue Dt:
|
10/18/2005
|
Application #:
|
10651281
|
Filing Dt:
|
08/28/2003
|
Publication #:
|
|
Pub Dt:
|
03/03/2005
| | | | |
Title:
|
REFERENCE VOLTAGE DETECTOR FOR POWER-ON SEQUENCE IN A MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/2006
|
Application #:
|
10651753
|
Filing Dt:
|
08/29/2003
|
Publication #:
|
|
Pub Dt:
|
03/03/2005
| | | | |
Title:
|
RELIABLE FERRO FUSE CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/20/2005
|
Application #:
|
10651803
|
Filing Dt:
|
08/29/2003
|
Publication #:
|
|
Pub Dt:
|
05/12/2005
| | | | |
Title:
|
SEMI-CONDUCTOR COMPONENT TESTING SYSTEM WITH A REDUCED NUMBER OF TEST CHANNELS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/30/2007
|
Application #:
|
10652266
|
Filing Dt:
|
08/29/2003
|
Publication #:
|
|
Pub Dt:
|
03/03/2005
| | | | |
Title:
|
CONTROLLED SUBSTRATE VOLTAGE FOR MEMORY SWITCHES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2005
|
Application #:
|
10652291
|
Filing Dt:
|
08/29/2003
|
Publication #:
|
|
Pub Dt:
|
03/04/2004
| | | | |
Title:
|
METHOD AND CONFIGURATION FOR COMPENSATING FOR UNEVENNESS IN THE SURFACE OF A SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/01/2007
|
Application #:
|
10652520
|
Filing Dt:
|
08/29/2003
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
PROCESS AND ARRANGEMENT FOR THE SELECTIVE METALLIZATION OF 3D STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/06/2006
|
Application #:
|
10653537
|
Filing Dt:
|
09/02/2003
|
Publication #:
|
|
Pub Dt:
|
07/08/2004
| | | | |
Title:
|
MASK FOR PROJECTING A STRUCTURE PATTERN ONTO A SEMICONDUCTOR SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2006
|
Application #:
|
10653589
|
Filing Dt:
|
09/02/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
METHOD FOR PATTERNING A MASK LAYER AND SEMICONDUCTOR PRODUCT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/2007
|
Application #:
|
10653599
|
Filing Dt:
|
09/02/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
BARRRIER LAYER AND A METHOD FOR SUPPRESSING DIFFUSION PROCESSES DURING THE PRODUCTION OF SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2007
|
Application #:
|
10654342
|
Filing Dt:
|
09/03/2003
|
Publication #:
|
|
Pub Dt:
|
03/03/2005
| | | | |
Title:
|
SIMULATED MODULE LOAD
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2005
|
Application #:
|
10655199
|
Filing Dt:
|
09/04/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
REDUCED CAP LAYER EROSION FOR BORDERLESS CONTACTS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/19/2005
|
Application #:
|
10656042
|
Filing Dt:
|
09/05/2003
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
METHOD FOR THE SOLDER-STOP STRUCTURING OF ELEVATIONS ON WAFERS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/2008
|
Application #:
|
10656353
|
Filing Dt:
|
09/05/2003
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
METHOD FOR DETERMINING THE END POINT FOR A CLEANING ETCHING PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/2005
|
Application #:
|
10657362
|
Filing Dt:
|
09/08/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
FUSE LATCH CIRCUIT WITH NON-DISRUPTIVE RE-INTERROGATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10658130
|
Filing Dt:
|
09/08/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
MEMORY DEVICE AND METHOD OF READING DATA FROM A MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/2005
|
Application #:
|
10658741
|
Filing Dt:
|
09/10/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
SEMI-CONDUCTOR COMPONENT WITH CLOCK RELAYING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/10/2006
|
Application #:
|
10659136
|
Filing Dt:
|
09/10/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
FABRICATION PROCESS FOR A MAGNETIC TUNNEL JUNCTION DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/20/2004
|
Application #:
|
10659693
|
Filing Dt:
|
09/10/2003
|
Publication #:
|
|
Pub Dt:
|
03/25/2004
| | | | |
Title:
|
SYNCHRONIZATION DEVICE FOR A SEMICONDUCTOR MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2005
|
Application #:
|
10659843
|
Filing Dt:
|
09/11/2003
|
Publication #:
|
|
Pub Dt:
|
03/25/2004
| | | | |
Title:
|
TEST STRUCTURE FOR MEASURING A JUNCTION RESISTANCE IN A DRAM MEMORY CELL ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2005
|
Application #:
|
10660091
|
Filing Dt:
|
09/10/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
FABRICATION METHOD FOR A SEMICONDUCTOR STRUCTURE HAVING A PARTLY FILLED TRENCH
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/2006
|
Application #:
|
10661295
|
Filing Dt:
|
09/12/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
AUTOMATED LAYOUT TRANSFORMATION SYSTEM AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/2005
|
Application #:
|
10661340
|
Filing Dt:
|
09/12/2003
|
Publication #:
|
|
Pub Dt:
|
06/03/2004
| | | | |
Title:
|
CONFIGURATION AND METHOD FOR MAKING CONTACT WITH THE BACK SURFACE OF A SEMICONDUCTOR SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/25/2005
|
Application #:
|
10662634
|
Filing Dt:
|
09/15/2003
|
Publication #:
|
|
Pub Dt:
|
11/04/2004
| | | | |
Title:
|
SENSE AMPLIFIER CONFIGURATION FOR A SEMICONDUCTOR MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2004
|
Application #:
|
10662795
|
Filing Dt:
|
09/15/2003
|
Publication #:
|
|
Pub Dt:
|
03/25/2004
| | | | |
Title:
|
INTEGRATED CIRCUIT HAVING ELECTRICAL CONNECTING ELEMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2007
|
Application #:
|
10663151
|
Filing Dt:
|
09/15/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
SELF-REFRESH SYSTEM AND METHOD FOR DYNAMIC RANDOM ACCESS MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2005
|
Application #:
|
10663200
|
Filing Dt:
|
09/16/2003
|
Publication #:
|
|
Pub Dt:
|
04/01/2004
| | | | |
Title:
|
METHOD OF FABRICATING AN ELECTRONIC COMPONENT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2006
|
Application #:
|
10663354
|
Filing Dt:
|
09/16/2003
|
Publication #:
|
|
Pub Dt:
|
07/08/2004
| | | | |
Title:
|
ARRANGEMENT OF SEVERAL RESISTORS JOINTLY POSITIONED IN A WELL OF A SEMICONDUCTOR DEVICE, AND A SEMICONDUCTOR DEVICE INCLUDING AT LEAST ONE SUCH ARRANGEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2006
|
Application #:
|
10663448
|
Filing Dt:
|
09/16/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
SEMICONDUCTOR DEVICE TESTING APPARATUS, SEMICONDUCTOR DEVICE TESTING SYSTEM, AND SEMICONDUCTOR DEVICE TESTING METHOD FOR MEASURING AND TRIMMING THE OUTPUT IMPEDANCE OF DRIVER DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2007
|
Application #:
|
10667481
|
Filing Dt:
|
09/23/2003
|
Publication #:
|
|
Pub Dt:
|
03/24/2005
| | | | |
Title:
|
CIRCUIT, SYSTEM AND METHOD FOR ENCODING DATA TO BE STORED ON A NON-VOLATILE MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/20/2006
|
Application #:
|
10667552
|
Filing Dt:
|
09/22/2003
|
Publication #:
|
|
Pub Dt:
|
06/17/2004
| | | | |
Title:
|
PHOTOMASK, IN PARTICULAR ALTERNATING PHASE SHIFT MASK, WITH COMPENSATION STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/08/2005
|
Application #:
|
10667730
|
Filing Dt:
|
09/22/2003
|
Publication #:
|
|
Pub Dt:
|
06/17/2004
| | | | |
Title:
|
SEMICONDUCTOR ELEMENT HAVING A SEMI-MAGNETIC CONTACT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10668375
|
Filing Dt:
|
09/24/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
DEFECT REPAIR METHOD, IN PARTICULAR FOR REPAIRING QUARTZ DEFECTS ON ALTERNATING PHASE SHIFT MASKS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2006
|
Application #:
|
10668683
|
Filing Dt:
|
09/23/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
CIRCUIT DEVICE WITH CLOCK PULSE DETECTION FACILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10668684
|
Filing Dt:
|
09/23/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
PROCESS FOR DESIGNING AND MANUFACTURING SEMI-CONDUCTOR MEMORY COMPONENTS, IN PARTICULAR DRAM COMPONENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/2004
|
Application #:
|
10669072
|
Filing Dt:
|
09/23/2003
|
Publication #:
|
|
Pub Dt:
|
08/12/2004
| | | | |
Title:
|
METHOD FOR FABRICATING FERROELECTRIC MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/2006
|
Application #:
|
10670662
|
Filing Dt:
|
09/25/2003
|
Publication #:
|
|
Pub Dt:
|
03/25/2004
| | | | |
Title:
|
INTEGRATED CIRCUIT HAVING AN INPUT CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2005
|
Application #:
|
10672118
|
Filing Dt:
|
09/26/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
RANDOM ACCESS MEMORY HAVING DRIVER FOR REDUCED LEAKAGE CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/10/2006
|
Application #:
|
10672120
|
Filing Dt:
|
09/26/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
MEMORY DEVICE HAVING MULTIPLE ARRAY STRUCTURE FOR INCREASED BANDWIDTH
|
|
|
Patent #:
|
|
Issue Dt:
|
01/10/2006
|
Application #:
|
10672145
|
Filing Dt:
|
09/26/2003
|
Publication #:
|
|
Pub Dt:
|
11/18/2004
| | | | |
Title:
|
METHOD FOR CONTROLLING SEMICONDUCTOR CHIPS AND CONTROL APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2005
|
Application #:
|
10672244
|
Filing Dt:
|
09/25/2003
|
Title:
|
MEMORY SYSTEM WITH REDUCED REFRESH CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
10672246
|
Filing Dt:
|
09/25/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
TEMPERATURE SENSOR SCHEME
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10672306
|
Filing Dt:
|
09/26/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
METHOD FOR PRODUCING A FERROELECTRIC CAPACITOR THAT INCLUDES ETCHING WITH HARDMASKS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2006
|
Application #:
|
10673262
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
MANUFACTURING METHOD OF SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/28/2004
|
Application #:
|
10673705
|
Filing Dt:
|
09/26/2003
|
Publication #:
|
|
Pub Dt:
|
08/12/2004
| | | | |
Title:
|
METHOD FOR FABRICATING A MOSFET HAVING A VERY SMALL CHANNEL LENGTH
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/2006
|
Application #:
|
10673964
|
Filing Dt:
|
09/29/2003
|
Publication #:
|
|
Pub Dt:
|
06/17/2004
| | | | |
Title:
|
PHOTOSENSITIVE COATING MATERIAL FOR A SUBSTRATE AND PROCESS FOR EXPOSING THE COATED SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2005
|
Application #:
|
10673965
|
Filing Dt:
|
09/29/2003
|
Publication #:
|
|
Pub Dt:
|
06/24/2004
| | | | |
Title:
|
CALIBRATION CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/2006
|
Application #:
|
10674177
|
Filing Dt:
|
09/29/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
RANDOM ACCESS MEMORY WITH POST-AMBLE DATA STROBE SIGNAL NOISE REJECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2005
|
Application #:
|
10674304
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
BACKSIDE OF CHIP IMPLEMENTATION OF REDUNDANCY FUSES AND CONTACT PADS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/13/2005
|
Application #:
|
10674386
|
Filing Dt:
|
10/01/2003
|
Publication #:
|
|
Pub Dt:
|
04/07/2005
| | | | |
Title:
|
SYSTEM AND METHOD FOR AUTOMATICALLY-DETECTING SOFT ERRORS IN LATCHES OF AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/22/2008
|
Application #:
|
10674859
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
DATA TRANSMISSION SYSTEM WITH REDUCED POWER CONSUMPTION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2005
|
Application #:
|
10674905
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
SELECTIVE BANK REFRESH
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2007
|
Application #:
|
10675049
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
METHOD AND FURNACE FOR THE VAPOR PHASE DEPOSITION OF COMPONENTS ONTO SEMICONDUCTOR SUBSTRATES WITH A VARIABLE MAIN FLOW DIRECTION OF THE PROCESS GAS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10675492
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
METHOD FOR CALIBRATING SEMICONDUCTOR DEVICES USING A COMMON CALIBRATION REFERENCE AND A CALIBRATION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/07/2006
|
Application #:
|
10675549
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
ECHO CLOCK ON MEMORY SYSTEM HAVING WAIT INFORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/14/2006
|
Application #:
|
10675634
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
06/03/2004
| | | | |
Title:
|
METHOD FOR THE PATTERNED, SELECTIVE METALLIZATION OF A SURFACE OF A SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2005
|
Application #:
|
10675761
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
04/08/2004
| | | | |
Title:
|
INTEGRATED SEMICONDUCTOR CIRCUIT CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/2006
|
Application #:
|
10675772
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
METHOD FOR COMMUNICATING A MEASURING POSITION OF A STRUCTURAL ELEMENT THAT IS TO BE FORMED ON A MASK
|
|
|
Patent #:
|
|
Issue Dt:
|
08/02/2005
|
Application #:
|
10676360
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
DEVICE AND A METHOD FOR FORMING A FERROELECTRIC CAPACITOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/2007
|
Application #:
|
10676588
|
Filing Dt:
|
10/01/2003
|
Publication #:
|
|
Pub Dt:
|
04/01/2004
| | | | |
Title:
|
TEST SYSTEM AND METHOD FOR TESTING MEMORY CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/18/2006
|
Application #:
|
10676596
|
Filing Dt:
|
10/01/2003
|
Publication #:
|
|
Pub Dt:
|
04/01/2004
| | | | |
Title:
|
MEMORY CIRCUIT AND METHOD FOR READING OUT DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2006
|
Application #:
|
10677099
|
Filing Dt:
|
09/30/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
DEVICE AND A METHOD FOR FORMING A CAPACITOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10677852
|
Filing Dt:
|
10/01/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
SELF-ALIGNED VO-CONTACT FOR CELL SIZE REDUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2004
|
Application #:
|
10680773
|
Filing Dt:
|
10/07/2003
|
Publication #:
|
|
Pub Dt:
|
04/08/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR OPERATING A SEMICONDUCTOR MEMORY AT DOUBLE DATA TRANSFER RATE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/17/2006
|
Application #:
|
10680782
|
Filing Dt:
|
10/07/2003
|
Publication #:
|
|
Pub Dt:
|
04/08/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR INTERNALLY TRIMMING OUTPUT DRIVERS AND TERMINATIONS IN SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/04/2006
|
Application #:
|
10681498
|
Filing Dt:
|
10/08/2003
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
CIRCUIT CONFIGURATION AND METHOD FOR MEASURING AT LEAST ONE OPERATING PARAMETER FOR AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/26/2005
|
Application #:
|
10682649
|
Filing Dt:
|
10/09/2003
|
Publication #:
|
|
Pub Dt:
|
04/15/2004
| | | | |
Title:
|
MEMORY MODULE WITH A HEAT DISSIPATION MEANS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
10683668
|
Filing Dt:
|
10/10/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
TRENCH ISOLATION EMPLOYING A HIGH ASPECT RATIO TRENCH
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
10683768
|
Filing Dt:
|
10/10/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
METHOD AND CIRCUIT CONFIGURATION FOR DIGITIZING A SIGNAL IN AN INPUT BUFFER OF A DRAM DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/2005
|
Application #:
|
10683965
|
Filing Dt:
|
10/10/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
REFERENCE CURRENT DISTRIBUTION IN MRAM DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/2006
|
Application #:
|
10685004
|
Filing Dt:
|
10/15/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
MASK AND METHOD FOR USING THE MASK IN LITHOGRAPHIC PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2004
|
Application #:
|
10685062
|
Filing Dt:
|
10/14/2003
|
Publication #:
|
|
Pub Dt:
|
08/12/2004
| | | | |
Title:
|
HEATING SYSTEM, METHOD FOR HEATING A DEPOSITION OR OXIDATION REACTOR, AND REACTOR INCLUDING THE HEATING SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
05/24/2005
|
Application #:
|
10685064
|
Filing Dt:
|
10/14/2003
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
METHOD FOR WRITING TO THE MAGNETORESISTIVE MEMORY CELLS OF AN INTEGRATED MAGNETORESISTIVE SEMICONDUCTOR MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2006
|
Application #:
|
10685065
|
Filing Dt:
|
10/14/2003
|
Publication #:
|
|
Pub Dt:
|
04/22/2004
| | | | |
Title:
|
METHOD FOR APPLYING A SEMICONDUCTOR CHIP TO A CARRIER ELEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/2004
|
Application #:
|
10685082
|
Filing Dt:
|
10/14/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
METHOD FOR OPERATING AN MRAM SEMICONDUCTOR MEMORY CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2007
|
Application #:
|
10685684
|
Filing Dt:
|
10/15/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
SEMICONDUCTOR DEVICE CLEANING EMPLOYING HETEROGENEOUS NUCLEATION FOR CONTROLLED CAVITATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2005
|
Application #:
|
10686848
|
Filing Dt:
|
10/16/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
METHOD FOR ALIGNING AND EXPOSING A SEMICONDUCTOR WAFER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/24/2006
|
Application #:
|
10689233
|
Filing Dt:
|
10/20/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
INCLUSION OF LOW-K DIELECTRIC MATERIAL BETWEEN BIT LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2006
|
Application #:
|
10689241
|
Filing Dt:
|
10/20/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
OPTICAL MEASUREMENT OF DEVICE FEATURES USING LENSLET ARRAY ILLUMINATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2006
|
Application #:
|
10689419
|
Filing Dt:
|
10/20/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
SEMICONDUCTOR MODULE AND METHODS FOR FUNCTIONALLY TESTING AND CONFIGURING A SEMICONDUCTOR MODULE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2007
|
Application #:
|
10689422
|
Filing Dt:
|
10/20/2003
|
Publication #:
|
|
Pub Dt:
|
08/05/2004
| | | | |
Title:
|
METHOD FOR COMPARING THE ADDRESS OF A MEMORY ACCESS WITH AN ALREADY KNOWN ADDRESS OF A FAULTY MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/30/2006
|
Application #:
|
10690001
|
Filing Dt:
|
10/21/2003
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
MULTI-LEVEL DRIVER STAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2005
|
Application #:
|
10690002
|
Filing Dt:
|
10/21/2003
|
Publication #:
|
|
Pub Dt:
|
07/29/2004
| | | | |
Title:
|
METHOD FOR PRODUCING VERTICAL PATTERNED LAYERS MADE OF SILICON DIOXIDE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2009
|
Application #:
|
10690538
|
Filing Dt:
|
10/23/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
METHOD FOR FAST AND LOCAL ANNEAL OF ANTI-FERROMAGNETIC (AF) EXCHANGE-BIASED MAGNETIC STACKS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/25/2005
|
Application #:
|
10692119
|
Filing Dt:
|
10/23/2003
|
Title:
|
METHOD AND CIRCUIT CONFIGURATION FOR MULTIPLE CHARGE RECYCLING DURING REFRESH OPERATIONS IN A DRAM DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/01/2005
|
Application #:
|
10692150
|
Filing Dt:
|
10/21/2003
|
Publication #:
|
|
Pub Dt:
|
07/08/2004
| | | | |
Title:
|
METHOD FOR PRODUCTION OF A METALLIC OR METAL-CONTAINING LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/2006
|
Application #:
|
10692234
|
Filing Dt:
|
10/23/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
METHOD FOR THE PLANARIZATION OF A SEMICONDUCTOR STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/22/2005
|
Application #:
|
10692636
|
Filing Dt:
|
10/24/2003
|
Publication #:
|
|
Pub Dt:
|
06/10/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY COMPONENT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/22/2006
|
Application #:
|
10694593
|
Filing Dt:
|
10/27/2003
|
Publication #:
|
|
Pub Dt:
|
06/24/2004
| | | | |
Title:
|
METHOD FOR MINIMIZING THE VAPOR DEPOSITION OF TUNGSTEN OXIDE DURING THE SELECTIVE SIDE WALL OXIDATION OF TUNGSTEN-SILICON GATES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2005
|
Application #:
|
10694594
|
Filing Dt:
|
10/27/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
METHOD FOR ADJUSTING PROCESSING PARAMETERS OF AT LEAST ONE PLATE-SHAPED OBJECT IN A PROCESSING TOOL
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10695394
|
Filing Dt:
|
10/29/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
ACOUSTIC DETECTION OF MECHANICALLY INDUCED CIRCUIT DAMAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10695624
|
Filing Dt:
|
10/28/2003
|
Publication #:
|
|
Pub Dt:
|
07/15/2004
| | | | |
Title:
|
D-TYPE FLIPFLOP
|
|
|
Patent #:
|
|
Issue Dt:
|
11/22/2005
|
Application #:
|
10696159
|
Filing Dt:
|
10/29/2003
|
Publication #:
|
|
Pub Dt:
|
06/17/2004
| | | | |
Title:
|
METHOD FOR FABRICATING A SEMICONDUCTOR STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10696866
|
Filing Dt:
|
10/30/2003
|
Publication #:
|
|
Pub Dt:
|
07/29/2004
| | | | |
Title:
|
PROCESS FOR THE BACK-SURFACE GRINDING OF WAFERS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10697639
|
Filing Dt:
|
10/31/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
METHOD OF CALCULATING A PRESSURE COMPENSATION RECIPE FOR A SEMICONDUCTOR WAFER IMPLANTER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2006
|
Application #:
|
10697644
|
Filing Dt:
|
10/31/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
UTILIZATION OF AN ION GAUGE IN THE PROCESS CHAMBER OF A SEMICONDUCTOR ION IMPLANTER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2006
|
Application #:
|
10699135
|
Filing Dt:
|
10/31/2003
|
Publication #:
|
|
Pub Dt:
|
07/08/2004
| | | | |
Title:
|
D-TYPE FLIP-FLOP WITH A REDUCED NUMBER OF TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/06/2005
|
Application #:
|
10699231
|
Filing Dt:
|
10/31/2003
|
Publication #:
|
|
Pub Dt:
|
05/13/2004
| | | | |
Title:
|
INTEGRATED DYNAMIC MEMORY AND OPERATING METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
07/04/2006
|
Application #:
|
10700087
|
Filing Dt:
|
11/03/2003
|
Publication #:
|
|
Pub Dt:
|
06/17/2004
| | | | |
Title:
|
METHOD FOR POPULATING A SUBSTRATE WITH ELECTRONIC COMPONENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
10700871
|
Filing Dt:
|
11/04/2003
|
Publication #:
|
|
Pub Dt:
|
06/17/2004
| | | | |
Title:
|
STACK ARRANGEMENT OF A MEMORY MODULE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/03/2007
|
Application #:
|
10701742
|
Filing Dt:
|
11/04/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
METHOD FOR MANUFACTURING A STACK ARRANGEMENT OF A MEMORY MODULE
|
|