|
|
Patent #:
|
|
Issue Dt:
|
09/28/2010
|
Application #:
|
11426633
|
Filing Dt:
|
06/27/2006
|
Publication #:
|
|
Pub Dt:
|
12/27/2007
| | | | |
Title:
|
COPROCESSOR RECEIVING TARGET ADDRESS TO PROCESS A FUNCTION AND TO SEND DATA TRANSFER INSTRUCTIONS TO MAIN PROCESSOR FOR EXECUTION TO PRESERVE CACHE COHERENCE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/2009
|
Application #:
|
11426815
|
Filing Dt:
|
06/27/2006
|
Publication #:
|
|
Pub Dt:
|
11/02/2006
| | | | |
Title:
|
SEMICONDUCTOR DEVICE AND METHOD OF FORMING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2007
|
Application #:
|
11427610
|
Filing Dt:
|
06/29/2006
|
Title:
|
INTEGRATED CIRCUIT HAVING A MEMORY WITH LOW VOLTAGE READ/WRITE OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/02/2010
|
Application #:
|
11427980
|
Filing Dt:
|
06/30/2006
|
Publication #:
|
|
Pub Dt:
|
01/03/2008
| | | | |
Title:
|
A METHOD OF MAKING METAL GATE TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/08/2009
|
Application #:
|
11428038
|
Filing Dt:
|
06/30/2006
|
Publication #:
|
|
Pub Dt:
|
01/03/2008
| | | | |
Title:
|
METHOD FOR FORMING A SEMICONDUCTOR DEVICE AND STRUCTURE THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2011
|
Application #:
|
11428953
|
Filing Dt:
|
07/06/2006
|
Publication #:
|
|
Pub Dt:
|
01/17/2008
| | | | |
Title:
|
SELECTIVE UNIAXIAL STRESS MODIFICATION FOR USE WITH STRAINED SILICON ON INSULATOR INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/05/2009
|
Application #:
|
11433298
|
Filing Dt:
|
05/12/2006
|
Publication #:
|
|
Pub Dt:
|
11/15/2007
| | | | |
Title:
|
PROCESS OF FORMING ELECTRONIC DEVICE INCLUDING A DENSIFIED NITRIDE LAYER ADJACENT TO AN OPENING WITHIN A SEMICONDUCTOR LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/2008
|
Application #:
|
11433998
|
Filing Dt:
|
05/15/2006
|
Publication #:
|
|
Pub Dt:
|
11/15/2007
| | | | |
Title:
|
MEMORY WITH LEVEL SHIFTING WORD LINE DRIVER AND METHOD THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
03/05/2013
|
Application #:
|
11435917
|
Filing Dt:
|
05/17/2006
|
Publication #:
|
|
Pub Dt:
|
11/22/2007
| | | | |
Title:
|
Delay configurable device and methods thereof
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2010
|
Application #:
|
11435942
|
Filing Dt:
|
05/17/2006
|
Publication #:
|
|
Pub Dt:
|
12/06/2007
| | | | |
Title:
|
LOW VOLTAGE MEMORY DEVICE AND METHOD THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
01/19/2010
|
Application #:
|
11435944
|
Filing Dt:
|
05/17/2006
|
Publication #:
|
|
Pub Dt:
|
02/21/2008
| | | | |
Title:
|
BIT CELL REFERENCE DEVICE AND METHODS THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/2010
|
Application #:
|
11436234
|
Filing Dt:
|
05/18/2006
|
Publication #:
|
|
Pub Dt:
|
11/22/2007
| | | | |
Title:
|
HARDWARE MONITOR OF LIN TIME BUDGET
|
|
|
Patent #:
|
|
Issue Dt:
|
04/12/2011
|
Application #:
|
11437073
|
Filing Dt:
|
05/19/2006
|
Publication #:
|
|
Pub Dt:
|
11/22/2007
| | | | |
Title:
|
ELECTRICAL COMPONENT HAVING AN INDUCTOR AND A METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/2008
|
Application #:
|
11438890
|
Filing Dt:
|
05/23/2006
|
Publication #:
|
|
Pub Dt:
|
12/06/2007
| | | | |
Title:
|
CONTENTION-FREE HIERARCHICAL BIT LINE IN EMBEDDED MEMORY AND METHOD THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
01/19/2010
|
Application #:
|
11441367
|
Filing Dt:
|
05/25/2006
|
Publication #:
|
|
Pub Dt:
|
11/29/2007
| | | | |
Title:
|
MODEL CORRESPONDENCE METHOD AND DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/17/2008
|
Application #:
|
11441415
|
Filing Dt:
|
05/25/2006
|
Publication #:
|
|
Pub Dt:
|
11/30/2006
| | | | |
Title:
|
CHARGE PUMP CIRCUIT FOR HIGH SIDE DRIVE CIRCUIT AND DRIVER DRIVING VOLTAGE CIRCUIT
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11441869
|
Filing Dt:
|
05/26/2006
|
Publication #:
|
|
Pub Dt:
|
11/29/2007
| | | | |
Title:
|
Method of increasing coding efficiency and reducing power consumption by on-line scene change detection while encoding inter-frame
|
|
|
Patent #:
|
|
Issue Dt:
|
01/12/2010
|
Application #:
|
11442196
|
Filing Dt:
|
05/26/2006
|
Publication #:
|
|
Pub Dt:
|
11/29/2007
| | | | |
Title:
|
METHOD AND DEVICE FOR TESTING DELAY PATHS OF AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2007
|
Application #:
|
11443198
|
Filing Dt:
|
05/30/2006
|
Publication #:
|
|
Pub Dt:
|
11/30/2006
| | | | |
Title:
|
TRANSMISSION LINE DRIVER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2008
|
Application #:
|
11443405
|
Filing Dt:
|
05/30/2006
|
Publication #:
|
|
Pub Dt:
|
12/06/2007
| | | | |
Title:
|
DIFFERENTIAL RECEIVER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/14/2008
|
Application #:
|
11443627
|
Filing Dt:
|
05/31/2006
|
Publication #:
|
|
Pub Dt:
|
12/06/2007
| | | | |
Title:
|
DUAL SURFACE SOI BY LATERAL EPITAXIAL OVERGROWTH
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/2009
|
Application #:
|
11443628
|
Filing Dt:
|
05/31/2006
|
Publication #:
|
|
Pub Dt:
|
12/06/2007
| | | | |
Title:
|
TRENCH LINER FOR DSO INTEGRATION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/21/2009
|
Application #:
|
11443971
|
Filing Dt:
|
05/31/2006
|
Publication #:
|
|
Pub Dt:
|
12/06/2007
| | | | |
Title:
|
TRANSLATIONAL PHASE LOCKED LOOP USING A QUANTIZED INTERPOLATED EDGE TIMED SYNTHESIZER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2007
|
Application #:
|
11444087
|
Filing Dt:
|
05/31/2006
|
Title:
|
SYSTEM AND METHOD FOR REDUCING CURRENT IN A DEVICE DURING TESTING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2008
|
Application #:
|
11444091
|
Filing Dt:
|
05/31/2006
|
Publication #:
|
|
Pub Dt:
|
12/06/2007
| | | | |
Title:
|
METHODS AND APPARATUS FOR RF SHIELDING IN VERTICALLY-INTEGRATED SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/29/2008
|
Application #:
|
11445652
|
Filing Dt:
|
06/02/2006
|
Publication #:
|
|
Pub Dt:
|
12/06/2007
| | | | |
Title:
|
SLEW-RATE CONTROL APPARATUS AND METHODS FOR A POWER TRANSISTOR TO REDUCE VOLTAGE TRANSIENTS DURING INDUCTIVE FLYBACK
|
|
|
Patent #:
|
|
Issue Dt:
|
10/02/2007
|
Application #:
|
11445657
|
Filing Dt:
|
06/02/2006
|
Title:
|
DIE LEVEL METAL DENSITY GRADIENT FOR IMPROVED FLIP CHIP PACKAGE RELIABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/01/2013
|
Application #:
|
11445981
|
Filing Dt:
|
05/31/2006
|
Publication #:
|
|
Pub Dt:
|
12/20/2007
| | | | |
Title:
|
SYSTEM AND METHOD FOR POLAR MODULATION USING POWER AMPLIFIER BIAS CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/25/2008
|
Application #:
|
11446891
|
Filing Dt:
|
06/05/2006
|
Publication #:
|
|
Pub Dt:
|
01/03/2008
| | | | |
Title:
|
DATA COMMUNICATION FLOW CONTROL DEVICE AND METHODS THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
10/06/2009
|
Application #:
|
11448225
|
Filing Dt:
|
06/07/2006
|
Publication #:
|
|
Pub Dt:
|
12/13/2007
| | | | |
Title:
|
IN-CIRCUIT VT DISTRIBUTION BIT COUNTER FOR NON-VOLATILE MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/22/2011
|
Application #:
|
11450070
|
Filing Dt:
|
06/09/2006
|
Publication #:
|
|
Pub Dt:
|
12/13/2007
| | | | |
Title:
|
METHODS AND APPARATUS FOR A SEMICONDUCTOR DEVICE PACKAGE WITH IMPROVED THERMAL PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/2009
|
Application #:
|
11450623
|
Filing Dt:
|
06/10/2006
|
Publication #:
|
|
Pub Dt:
|
12/13/2007
| | | | |
Title:
|
SWITCHING CIRCUIT AND A METHOD OF DRIVING A LOAD
|
|
|
Patent #:
|
|
Issue Dt:
|
07/29/2008
|
Application #:
|
11450667
|
Filing Dt:
|
06/09/2006
|
Publication #:
|
|
Pub Dt:
|
12/13/2007
| | | | |
Title:
|
METHODS AND APPARATUS FOR THERMAL MANAGEMENT IN A MULTI-LAYER EMBEDDED CHIP STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/01/2008
|
Application #:
|
11453200
|
Filing Dt:
|
06/15/2006
|
Publication #:
|
|
Pub Dt:
|
12/20/2007
| | | | |
Title:
|
INTEGRATOR CURRENT MATCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/2008
|
Application #:
|
11453324
|
Filing Dt:
|
06/14/2006
|
Publication #:
|
|
Pub Dt:
|
12/20/2007
| | | | |
Title:
|
LOW PIN COUNT RESET CONFIGURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/25/2010
|
Application #:
|
11453763
|
Filing Dt:
|
06/14/2006
|
Publication #:
|
|
Pub Dt:
|
12/20/2007
| | | | |
Title:
|
MICROELECTRONIC ASSEMBLY WITH BACK SIDE METALLIZATION AND METHOD FOR FORMING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/2009
|
Application #:
|
11454403
|
Filing Dt:
|
06/15/2006
|
Publication #:
|
|
Pub Dt:
|
12/20/2007
| | | | |
Title:
|
METHOD OF FORMING A BIPOLAR TRANSISTOR AND SEMICONDUCTOR COMPONENT THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/2008
|
Application #:
|
11454654
|
Filing Dt:
|
06/15/2006
|
Publication #:
|
|
Pub Dt:
|
12/20/2007
| | | | |
Title:
|
METHOD OF MANUFACTURING A BIPOLAR TRANSISTOR AND BIPOLAR TRANSISTOR THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
12/29/2009
|
Application #:
|
11455025
|
Filing Dt:
|
06/15/2006
|
Publication #:
|
|
Pub Dt:
|
12/20/2007
| | | | |
Title:
|
INTEGRATED CMOS AND BIPOLAR DEVICES METHOD AND STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2009
|
Application #:
|
11457312
|
Filing Dt:
|
07/13/2006
|
Publication #:
|
|
Pub Dt:
|
01/17/2008
| | | | |
Title:
|
A DUAL MODE VOLTAGE SUPPLY CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/26/2010
|
Application #:
|
11457380
|
Filing Dt:
|
07/13/2006
|
Publication #:
|
|
Pub Dt:
|
01/17/2008
| | | | |
Title:
|
A DIRECT DIGITAL SYNTHESIS CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/2008
|
Application #:
|
11457580
|
Filing Dt:
|
07/14/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
COIL-LESS OVERTONE CRYSTAL OSCILLATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2009
|
Application #:
|
11457668
|
Filing Dt:
|
07/14/2006
|
Publication #:
|
|
Pub Dt:
|
01/17/2008
| | | | |
Title:
|
DATA LATCH WITH MINIMAL SETUP TIME AND LAUNCH DELAY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/28/2010
|
Application #:
|
11458902
|
Filing Dt:
|
07/20/2006
|
Publication #:
|
|
Pub Dt:
|
01/24/2008
| | | | |
Title:
|
TWISTED DUAL-SUBSTRATE ORIENTATION (DSO) SUBSTRATES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/2009
|
Application #:
|
11459170
|
Filing Dt:
|
07/21/2006
|
Publication #:
|
|
Pub Dt:
|
01/24/2008
| | | | |
Title:
|
MEMORY PIPELINING IN AN INTEGRATED CIRCUIT MEMORY DEVICE USING SHARED WORDLINES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2008
|
Application #:
|
11459837
|
Filing Dt:
|
07/25/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
METHOD FOR REMOVING NANOCLUSTERS FROM SELECTED REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2008
|
Application #:
|
11459843
|
Filing Dt:
|
07/25/2006
|
Title:
|
METHOD FOR RETAINING NANOCLUSTER SIZE AND ELECTRICAL CHARACTERISTICS DURING PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/01/2009
|
Application #:
|
11460086
|
Filing Dt:
|
07/26/2006
|
Publication #:
|
|
Pub Dt:
|
02/28/2008
| | | | |
Title:
|
PIPELINED DATA PROCESSOR WITH DETERMINISTIC SIGNATURE GENERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/2010
|
Application #:
|
11460090
|
Filing Dt:
|
07/26/2006
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
DATA PROCESSING WITH RECONFIGURABLE REGISTERS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2008
|
Application #:
|
11460349
|
Filing Dt:
|
07/27/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
VOLTAGE CONTROL CIRCUIT HAVING A POWER SWITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
11/17/2009
|
Application #:
|
11460732
|
Filing Dt:
|
07/28/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
CURRENT COMPARISON BASED VOLTAGE BIAS GENERATOR FOR ELECTRONIC DATA STORAGE DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2008
|
Application #:
|
11460745
|
Filing Dt:
|
07/28/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
MEMORY CIRCUIT USING A REFERENCE FOR SENSING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2009
|
Application #:
|
11460748
|
Filing Dt:
|
07/28/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
TRANSFER OF STRESS TO A LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/2010
|
Application #:
|
11460782
|
Filing Dt:
|
07/28/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
TRANSISTOR WITH ASYMMETRY FOR DATA STORAGE CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/2010
|
Application #:
|
11461048
|
Filing Dt:
|
07/31/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
BUS HAVING A DYNAMIC TIMING BRIDGE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/24/2008
|
Application #:
|
11461120
|
Filing Dt:
|
07/31/2006
|
Publication #:
|
|
Pub Dt:
|
02/21/2008
| | | | |
Title:
|
OSCILLATOR WITH STACKED AMPLIFIER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/2008
|
Application #:
|
11461155
|
Filing Dt:
|
07/31/2006
|
Publication #:
|
|
Pub Dt:
|
02/21/2008
| | | | |
Title:
|
OSCILLATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2007
|
Application #:
|
11461200
|
Filing Dt:
|
07/31/2006
|
Title:
|
SRAM HAVING VARIABLE POWER SUPPLY AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/2010
|
Application #:
|
11464124
|
Filing Dt:
|
08/11/2006
|
Publication #:
|
|
Pub Dt:
|
02/14/2008
| | | | |
Title:
|
MEMORY HAVING SENSE TIME OF VARIABLE DURATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/21/2009
|
Application #:
|
11464129
|
Filing Dt:
|
08/11/2006
|
Publication #:
|
|
Pub Dt:
|
02/14/2008
| | | | |
Title:
|
DOUBLE-RATE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2009
|
Application #:
|
11465311
|
Filing Dt:
|
08/17/2006
|
Publication #:
|
|
Pub Dt:
|
02/21/2008
| | | | |
Title:
|
CONTROL AND TESTING OF A MICRO ELECTROMECHANICAL SWITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
09/08/2009
|
Application #:
|
11465319
|
Filing Dt:
|
08/17/2006
|
Publication #:
|
|
Pub Dt:
|
02/21/2008
| | | | |
Title:
|
CONTROL AND TESTING OF A MICRO ELECTROMECHANICAL SWITCH HAVING A PIEZO ELEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/21/2009
|
Application #:
|
11465395
|
Filing Dt:
|
08/17/2006
|
Publication #:
|
|
Pub Dt:
|
09/06/2007
| | | | |
Title:
|
SEMICONDUCTOR OPTICAL DEVICES HAVING FIN STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/2009
|
Application #:
|
11465402
|
Filing Dt:
|
08/17/2006
|
Publication #:
|
|
Pub Dt:
|
06/07/2007
| | | | |
Title:
|
SEMICONDUCTOR OPTICAL DEVICES AND METHOD FOR FORMING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2008
|
Application #:
|
11465843
|
Filing Dt:
|
08/21/2006
|
Publication #:
|
|
Pub Dt:
|
07/12/2007
| | | | |
Title:
|
ARRANGEMENT AND METHOD IMPEDANCE MATCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/2010
|
Application #:
|
11465976
|
Filing Dt:
|
08/21/2006
|
Publication #:
|
|
Pub Dt:
|
02/21/2008
| | | | |
Title:
|
POWER DE-RATING REDUCTION IN A TRANSMITTER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/2008
|
Application #:
|
11467791
|
Filing Dt:
|
08/28/2006
|
Publication #:
|
|
Pub Dt:
|
03/20/2008
| | | | |
Title:
|
OVERTONE CRYSTAL OSCILLATOR AUTOMATIC CALIBRATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
05/29/2012
|
Application #:
|
11467988
|
Filing Dt:
|
08/29/2006
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
METHOD AND APPARATUS FOR LOADING OR STORING MULTIPLE REGISTERS IN A DATA PROCESSING SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/21/2009
|
Application #:
|
11468458
|
Filing Dt:
|
08/30/2006
|
Publication #:
|
|
Pub Dt:
|
04/03/2008
| | | | |
Title:
|
MINIMUM MEMORY OPERATING VOLTAGE TECHNIQUE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/2009
|
Application #:
|
11468521
|
Filing Dt:
|
08/30/2006
|
Publication #:
|
|
Pub Dt:
|
03/06/2008
| | | | |
Title:
|
CIRCUITRY FOR LATCHING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/24/2009
|
Application #:
|
11468638
|
Filing Dt:
|
08/30/2006
|
Publication #:
|
|
Pub Dt:
|
03/20/2008
| | | | |
Title:
|
PROGRAMMING A MEMORY DEVICE HAVING ERROR CORRECTION LOGIC
|
|
|
Patent #:
|
|
Issue Dt:
|
10/28/2008
|
Application #:
|
11468815
|
Filing Dt:
|
08/31/2006
|
Publication #:
|
|
Pub Dt:
|
03/06/2008
| | | | |
Title:
|
LEVEL SHIFTING CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/30/2009
|
Application #:
|
11469158
|
Filing Dt:
|
08/31/2006
|
Publication #:
|
|
Pub Dt:
|
03/06/2008
| | | | |
Title:
|
METHOD OF FORMING CRACK ARREST FEATURES IN EMBEDDED DEVICE BUILD-UP PACKAGE AND PACKAGE THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
04/28/2009
|
Application #:
|
11469163
|
Filing Dt:
|
08/31/2006
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
METHOD OF MAKING SELF-ALIGNED SPLIT GATE MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2011
|
Application #:
|
11470721
|
Filing Dt:
|
09/07/2006
|
Publication #:
|
|
Pub Dt:
|
04/12/2007
| | | | |
Title:
|
MULTI-THREADED PROCESSOR ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2008
|
Application #:
|
11470728
|
Filing Dt:
|
09/07/2006
|
Publication #:
|
|
Pub Dt:
|
03/15/2007
| | | | |
Title:
|
COMPUTER PROCESSOR CAPABLE OF RESPONDING WITH COMPARABLE EFFICIENCY TO BOTH SOFTWARE-STATE-INDEPENDENT AND STATE-DEPENDENT EVENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2008
|
Application #:
|
11476386
|
Filing Dt:
|
06/28/2006
|
Publication #:
|
|
Pub Dt:
|
12/28/2006
| | | | |
Title:
|
METHOD AND SYSTEM FOR REDUCING DELAY NOISE IN AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/25/2008
|
Application #:
|
11476387
|
Filing Dt:
|
06/28/2006
|
Publication #:
|
|
Pub Dt:
|
01/03/2008
| | | | |
Title:
|
STACKED LOOP ANTENNA
|
|
|
Patent #:
|
|
Issue Dt:
|
05/25/2010
|
Application #:
|
11476966
|
Filing Dt:
|
06/27/2006
|
Publication #:
|
|
Pub Dt:
|
12/27/2007
| | | | |
Title:
|
SYSTEM AND METHOD FOR EVM SELF-TEST
|
|
|
Patent #:
|
|
Issue Dt:
|
12/29/2009
|
Application #:
|
11479792
|
Filing Dt:
|
06/30/2006
|
Publication #:
|
|
Pub Dt:
|
01/03/2008
| | | | |
Title:
|
MEMS SUSPENSION AND ANCHORING DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
09/23/2008
|
Application #:
|
11487863
|
Filing Dt:
|
07/17/2006
|
Publication #:
|
|
Pub Dt:
|
01/17/2008
| | | | |
Title:
|
CONCURRENT PROGRAMMING AND PROGRAM VERIFICATION OF FLOATING GATE TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
12/08/2009
|
Application #:
|
11489789
|
Filing Dt:
|
07/19/2006
|
Publication #:
|
|
Pub Dt:
|
01/24/2008
| | | | |
Title:
|
MEMS DEVICE AND METHOD OF REDUCING STICTION IN A MEMS DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2011
|
Application #:
|
11489793
|
Filing Dt:
|
07/19/2006
|
Publication #:
|
|
Pub Dt:
|
05/29/2008
| | | | |
Title:
|
MULTI-GATE SEMICONDUCTOR DEVICE AND METHOD FOR FORMING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
06/17/2008
|
Application #:
|
11490439
|
Filing Dt:
|
07/20/2006
|
Publication #:
|
|
Pub Dt:
|
01/25/2007
| | | | |
Title:
|
PVT VARIATION DETECTION AND COMPENSATION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2008
|
Application #:
|
11490440
|
Filing Dt:
|
07/20/2006
|
Publication #:
|
|
Pub Dt:
|
01/25/2007
| | | | |
Title:
|
PVT VARIATION DETECTION AND COMPENSATION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/2009
|
Application #:
|
11490441
|
Filing Dt:
|
07/20/2006
|
Publication #:
|
|
Pub Dt:
|
01/25/2007
| | | | |
Title:
|
PVT VARIATION DETECTION AND COMPENSATION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2007
|
Application #:
|
11493424
|
Filing Dt:
|
07/26/2006
|
Publication #:
|
|
Pub Dt:
|
02/01/2007
| | | | |
Title:
|
METHOD FOR TESTING INTEGRATED CIRCUIT, AND WAFER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/2007
|
Application #:
|
11493686
|
Filing Dt:
|
07/25/2006
|
Publication #:
|
|
Pub Dt:
|
12/14/2006
| | | | |
Title:
|
APPARATUS FOR CURRENT SENSING
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/2009
|
Application #:
|
11494821
|
Filing Dt:
|
07/28/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
RE-CONFIGURABLE IMPEDANCE MATCHING AND HARMONIC FILTER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/2008
|
Application #:
|
11495265
|
Filing Dt:
|
07/27/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
METHODS AND APPARATUS FOR A DIGITAL PULSE WIDTH MODULATOR USING MULTIPLE DELAY LOCKED LOOPS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/2009
|
Application #:
|
11496106
|
Filing Dt:
|
07/31/2006
|
Publication #:
|
|
Pub Dt:
|
01/31/2008
| | | | |
Title:
|
METHOD FOR FORMING VERTICAL STRUCTURES IN A SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/25/2009
|
Application #:
|
11496359
|
Filing Dt:
|
07/31/2006
|
Publication #:
|
|
Pub Dt:
|
03/13/2008
| | | | |
Title:
|
TEMPERATURE SENSOR DEVICE AND METHODS THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2010
|
Application #:
|
11501096
|
Filing Dt:
|
08/07/2006
|
Publication #:
|
|
Pub Dt:
|
02/07/2008
| | | | |
Title:
|
ELECTRONIC DEVICE INCLUDING A CONDUCTIVE STUD OVER A BONDING PAD REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/23/2009
|
Application #:
|
11502679
|
Filing Dt:
|
08/11/2006
|
Publication #:
|
|
Pub Dt:
|
02/14/2008
| | | | |
Title:
|
INTERCONNECT FOR IMPROVED DIE TO SUBSTRATE ELECTRICAL COUPLING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/2009
|
Application #:
|
11503649
|
Filing Dt:
|
08/14/2006
|
Publication #:
|
|
Pub Dt:
|
03/01/2007
| | | | |
Title:
|
SEMICONDUCTOR INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2008
|
Application #:
|
11503650
|
Filing Dt:
|
08/14/2006
|
Publication #:
|
|
Pub Dt:
|
03/01/2007
| | | | |
Title:
|
DISCHARGE DEVICE AND DC POWER SUPPLY SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2008
|
Application #:
|
11507919
|
Filing Dt:
|
08/22/2006
|
Publication #:
|
|
Pub Dt:
|
02/28/2008
| | | | |
Title:
|
CONTINUOUS TIME NOISE SHAPING ANALOG-TO-DIGITAL CONVERTER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/29/2009
|
Application #:
|
11508610
|
Filing Dt:
|
08/22/2006
|
Publication #:
|
|
Pub Dt:
|
02/28/2008
| | | | |
Title:
|
PROCESS OF FORMING AN ELECTRONIC DEVICE INCLUDING A BARRIER LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/04/2008
|
Application #:
|
11508617
|
Filing Dt:
|
08/23/2006
|
Publication #:
|
|
Pub Dt:
|
03/08/2007
| | | | |
Title:
|
DEGLITCH CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/02/2008
|
Application #:
|
11508618
|
Filing Dt:
|
08/23/2006
|
Publication #:
|
|
Pub Dt:
|
03/01/2007
| | | | |
Title:
|
POWER SUPPLY CIRCUIT
|
|