|
|
Patent #:
|
|
Issue Dt:
|
06/23/2015
|
Application #:
|
12615175
|
Filing Dt:
|
11/09/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
Lock and Key Through-Via Method for Wafer Level 3D Integration and Structures Produced Thereby
|
|
|
Patent #:
|
|
Issue Dt:
|
05/28/2013
|
Application #:
|
12615351
|
Filing Dt:
|
11/10/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
PRODUCT RELEASE CONTROL INTO TIME-SENSITIVE PROCESSING ENVIRONMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2012
|
Application #:
|
12615354
|
Filing Dt:
|
11/10/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
AIR GAP INTERCONNECT STRUCTURES AND METHODS FOR FORMING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
11/20/2012
|
Application #:
|
12615358
|
Filing Dt:
|
11/10/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
NONVOLATILE NANO-ELECTROMECHANICAL SYSTEM DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/2013
|
Application #:
|
12615856
|
Filing Dt:
|
11/10/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
CIRCUIT AND METHOD FOR EFFICIENT MEMORY REPAIR
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2011
|
Application #:
|
12616259
|
Filing Dt:
|
11/11/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
PROCESS FOR REVERSING TONE OF PATTERNS ON INTEGERATED CIRCUIT AND STRUCTURAL PROCESS FOR NANOSCALE FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2011
|
Application #:
|
12616389
|
Filing Dt:
|
11/11/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
DAMASCENE GATE HAVING PROTECTED SHORTING REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2012
|
Application #:
|
12616534
|
Filing Dt:
|
11/11/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
METHODS AND SYSTEMS FOR VARIABLE GROUP SELECTION AND TEMPORAL CAUSAL MODELING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/13/2012
|
Application #:
|
12616861
|
Filing Dt:
|
11/12/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
BI-DIRECTIONAL SELF-ALIGNED FET CAPACITOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/24/2013
|
Application #:
|
12616941
|
Filing Dt:
|
11/12/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
SINGLE METAL GATE CMOS INTEGRATION BY INTERMIXING POLARITY SPECIFIC CAPPING LAYERS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/08/2013
|
Application #:
|
12616965
|
Filing Dt:
|
11/12/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
PIEZORESISTIVE STRAIN SENSOR BASED NANOWIRE MECHANICAL OSCILLATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/10/2013
|
Application #:
|
12617084
|
Filing Dt:
|
11/12/2009
|
Publication #:
|
|
Pub Dt:
|
05/12/2011
| | | | |
Title:
|
BORDERLESS CONTACTS FOR SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2012
|
Application #:
|
12617770
|
Filing Dt:
|
11/13/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
SELF-ALIGNED GRAPHENE TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
04/02/2013
|
Application #:
|
12617901
|
Filing Dt:
|
11/13/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
DIFFERENTIAL FET STRUCTURES FOR ELECTRICAL MONITORING OF OVERLAY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2012
|
Application #:
|
12618830
|
Filing Dt:
|
11/16/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
MIM CAPACITOR STRUCTURE IN FEOL AND RELATED METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/2013
|
Application #:
|
12618871
|
Filing Dt:
|
11/16/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
ISOLATION STRUCTURES FOR SOI DEVICES WITH ULTRATHIN SOI AND ULTRATHIN BOX
|
|
|
Patent #:
|
|
Issue Dt:
|
11/22/2011
|
Application #:
|
12618895
|
Filing Dt:
|
11/16/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
EMBEDDED PHOTODETECTOR APPARATUS IN A 3D CMOS CHIP STACK
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2014
|
Application #:
|
12619121
|
Filing Dt:
|
11/16/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
ADAPTIVE REMOTE DECISION MAKING UNDER QUALITY OF INFORMATION REQUIREMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/25/2012
|
Application #:
|
12619209
|
Filing Dt:
|
11/16/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
CONTROL OF THRESHOLD VOLTAGES IN HIGH-K METAL GATE STACK AND STRUCTURES FOR CMOS DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/28/2016
|
Application #:
|
12619285
|
Filing Dt:
|
11/16/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
SOI CMOS STRUCTURE HAVING PROGRAMMABLE FLOATING BACKPLATE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/2014
|
Application #:
|
12619298
|
Filing Dt:
|
11/16/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
METHODS FOR PHOTO-PATTERNABLE LOW-K (PPLK) INTEGRATION WITH CURING AFTER PATTERN TRANSFER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12619375
|
Filing Dt:
|
11/16/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
SELF-ALIGNED LOWER BOTTOM ELECTRODE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/01/2013
|
Application #:
|
12619771
|
Filing Dt:
|
11/17/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
NON VOLATILE CELL AND ARCHITECTURE WITH SINGLE BIT RANDOM ACCESS READ, PROGRAM AND ERASE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2012
|
Application #:
|
12620234
|
Filing Dt:
|
11/17/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
STRUCTURE AND METHOD TO OBTAIN EOT SCALED DIELECTRIC STACKS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2014
|
Application #:
|
12620320
|
Filing Dt:
|
11/17/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
FABRICATION OF GRAPHENE NANOELECTRONIC DEVICES ON SOI STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/12/2011
|
Application #:
|
12620629
|
Filing Dt:
|
11/18/2009
|
Publication #:
|
|
Pub Dt:
|
03/18/2010
| | | | |
Title:
|
SEMICONDUCTOR STRUCTURE INCLUDING MIXED RARE EARTH OXIDE FORMED ON SILICON
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2012
|
Application #:
|
12621000
|
Filing Dt:
|
11/18/2009
|
Publication #:
|
|
Pub Dt:
|
03/18/2010
| | | | |
Title:
|
PHASE CHANGE MEMORY CELL IN VIA ARRAY WITH SELF-ALIGNED, SELF-CONVERGED BOTTOM ELECTRODE AND METHOD FOR MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2012
|
Application #:
|
12621216
|
Filing Dt:
|
11/18/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
DIFFUSION SIDEWALL FOR A SEMICONDUCTOR STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2011
|
Application #:
|
12621226
|
Filing Dt:
|
11/18/2009
|
Publication #:
|
|
Pub Dt:
|
09/02/2010
| | | | |
Title:
|
HOLEY ELECTRODE GRIDS FOR PHOTOVOLTAIC CELLS WITH SUBWAVELENGTH AND SUPERWAVELENGTH FEATURE SIZES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2012
|
Application #:
|
12621299
|
Filing Dt:
|
11/18/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
IMPLANT FREE EXTREMELY THIN SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2012
|
Application #:
|
12621460
|
Filing Dt:
|
11/18/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
HYBRID FINFET/PLANAR SOI FETS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/07/2013
|
Application #:
|
12621564
|
Filing Dt:
|
11/19/2009
|
Publication #:
|
|
Pub Dt:
|
10/21/2010
| | | | |
Title:
|
AUTOMATED GENERATION OF OXIDE PILLAR SLOT SHAPES IN SILICON-ON-INSULATOR FORMATION TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/14/2012
|
Application #:
|
12621685
|
Filing Dt:
|
11/19/2009
|
Publication #:
|
|
Pub Dt:
|
09/02/2010
| | | | |
Title:
|
GRID-LINE-FREE CONTACT FOR A PHOTOVOLTAIC CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
07/26/2011
|
Application #:
|
12621956
|
Filing Dt:
|
11/19/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
SEMISPHERICAL INTEGRATED CIRCUIT STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/05/2013
|
Application #:
|
12622111
|
Filing Dt:
|
11/19/2009
|
Publication #:
|
|
Pub Dt:
|
05/19/2011
| | | | |
Title:
|
INTERCONNECT STRUCTURE INCLUDING A MODIFIED PHOTORESIST AS A PERMANENT INTERCONNECT DIELECTRIC AND METHOD OF FABRICATING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12622461
|
Filing Dt:
|
11/20/2009
|
Publication #:
|
|
Pub Dt:
|
10/14/2010
| | | | |
Title:
|
METHODS, PHOTOMASKS AND METHODS OF FABRICATING PHOTOMASKS FOR IMPROVING DAMASCENE WIRE UNIFORMITY WITHOUT REDUCING PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/30/2012
|
Application #:
|
12622464
|
Filing Dt:
|
11/20/2009
|
Publication #:
|
|
Pub Dt:
|
09/30/2010
| | | | |
Title:
|
METHODS FOR NORMALIZING STRAIN IN SEMICONDUCTOR DEVICES AND STRAIN NORMALIZED SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2011
|
Application #:
|
12622504
|
Filing Dt:
|
11/20/2009
|
Publication #:
|
|
Pub Dt:
|
09/02/2010
| | | | |
Title:
|
SOLAR CONCENTRATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
07/31/2012
|
Application #:
|
12622557
|
Filing Dt:
|
11/20/2009
|
Publication #:
|
|
Pub Dt:
|
10/14/2010
| | | | |
Title:
|
SPACER LINEWIDTH CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2012
|
Application #:
|
12622733
|
Filing Dt:
|
11/20/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
INTEGRATED CIRCUIT INCLUDING FINFET RF SWITCH ANGLED RELATIVE TO PLANAR MOSFET AND RELATED DESIGN STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/25/2012
|
Application #:
|
12623462
|
Filing Dt:
|
11/23/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
POWER DELIVERY IN A HETEROGENEOUS 3-D STACKED APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2014
|
Application #:
|
12623741
|
Filing Dt:
|
11/23/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
THREAD SERIALIZATION AND DISABLEMENT TOOL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2012
|
Application #:
|
12623836
|
Filing Dt:
|
11/23/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
OPTICAL ALIGNMENT MODULE UTILIZING TRANSPARENT RETICLE TO FACILITATE TOOL CALIBRATION DURING HIGH TEMPERATURE PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2012
|
Application #:
|
12624065
|
Filing Dt:
|
11/23/2009
|
Publication #:
|
|
Pub Dt:
|
03/18/2010
| | | | |
Title:
|
METHODS OF FORMING SOLDER CONNECTIONS AND STRUCTURE THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
07/03/2012
|
Application #:
|
12624141
|
Filing Dt:
|
11/23/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
HIGH DENSITY LOW POWER NANOWIRE PHASE CHANGE MATERIAL MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/15/2013
|
Application #:
|
12624605
|
Filing Dt:
|
11/24/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
POLYMERIC FILMS MADE FROM POLYHEDRAL OLIGOMERIC SILSESQUIOXANE (POSS) AND A HYDROPHILIC COMONOMER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2012
|
Application #:
|
12624677
|
Filing Dt:
|
11/24/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
FREQUENCY LOCKED FEEDBACK LOOP FOR WIRELESS COMMUNICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/21/2013
|
Application #:
|
12625139
|
Filing Dt:
|
11/24/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
METHOD TO REDUCE DELAY VARIATION BY SENSITIVITY CANCELLATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/07/2012
|
Application #:
|
12625590
|
Filing Dt:
|
11/25/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
PASSIVATION LAYER SURFACE TOPOGRAPHY MODIFICATIONS FOR IMPROVED INTEGRITY IN PACKAGED ASSEMBLIES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2011
|
Application #:
|
12625701
|
Filing Dt:
|
11/25/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
SIMULTANEOUSLY FORMED ISOLATION TRENCH AND THROUGH-BOX CONTACT FOR SILICON-ON-INSULATOR TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/2013
|
Application #:
|
12625703
|
Filing Dt:
|
11/25/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
METHOD AND APPARATUS FOR INCREASED EFFECTIVENESS OF DELAY AND TRANSISTION FAULT TESTING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/25/2012
|
Application #:
|
12625827
|
Filing Dt:
|
11/25/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
EMBEDDED STRESSOR FOR SEMICONDUCTOR STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/2014
|
Application #:
|
12625835
|
Filing Dt:
|
11/25/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
VAPOR PHASE DEPOSITION PROCESSES FOR DOPING SILICON
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2011
|
Application #:
|
12625855
|
Filing Dt:
|
11/25/2009
|
Publication #:
|
|
Pub Dt:
|
05/26/2011
| | | | |
Title:
|
SINGLE MASK ADDER PHASE CHANGE MEMORY ELEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/07/2013
|
Application #:
|
12626901
|
Filing Dt:
|
11/29/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
DYNAMIC GENERATION OF TESTS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
12627057
|
Filing Dt:
|
11/30/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
Field Effect Transistor Having Nanostructure Channel
|
|
|
Patent #:
|
|
Issue Dt:
|
07/03/2012
|
Application #:
|
12627076
|
Filing Dt:
|
11/30/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
DOSIMETER POWERED BY PASSIVE RF ABSORPTION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/23/2014
|
Application #:
|
12627120
|
Filing Dt:
|
11/30/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
SELF ALIGNED CARBIDE SOURCE/DRAIN FET
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2011
|
Application #:
|
12627249
|
Filing Dt:
|
11/30/2009
|
Publication #:
|
|
Pub Dt:
|
03/25/2010
| | | | |
Title:
|
METHOD AND APPARATUS FOR FORMING PLANAR ALLOY DEPOSITS ON A SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/14/2011
|
Application #:
|
12627282
|
Filing Dt:
|
11/30/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
METHOD OF AND STRUCTURE FOR RECOVERING GAIN IN A BIPOLAR TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
06/25/2013
|
Application #:
|
12627343
|
Filing Dt:
|
11/30/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
SILICON-ON-INSULATOR (SOI) STRUCTURE CONFIGURED FOR REDUCED HARMONICS AND METHOD OF FORMING THE STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2011
|
Application #:
|
12627424
|
Filing Dt:
|
11/30/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
EXTREMELY THIN SEMICONDUCTOR ON INSULATOR SEMICONDUCTOR DEVICE WITH SUPPRESSED DOPANT SEGREGATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/01/2013
|
Application #:
|
12627747
|
Filing Dt:
|
11/30/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
NANOPILLAR E-FUSE STRUCTURE AND PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2011
|
Application #:
|
12628663
|
Filing Dt:
|
12/01/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
METHOD AND STRUCTURE FOR FORMING FINFETS WITH MULTIPLE DOPING REGIONS ON A SAME CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
01/15/2013
|
Application #:
|
12628686
|
Filing Dt:
|
12/01/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
MULTIPLYING PATTERN DENSITY BY SINGLE SIDEWALL IMAGING TRANSFER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/27/2012
|
Application #:
|
12628724
|
Filing Dt:
|
12/01/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
ENHANCING MOSFET PERFORMANCE BY OPTIMIZING STRESS PROPERTIES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/18/2012
|
Application #:
|
12629156
|
Filing Dt:
|
12/02/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
MODELING COMPLEX HIEARCHICAL SYSTEMS ACROSS SPACE AND TIME
|
|
|
Patent #:
|
|
Issue Dt:
|
06/05/2012
|
Application #:
|
12630091
|
Filing Dt:
|
12/03/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
INTEGRATED CIRCUIT AND A METHOD USING INTEGRATED PROCESS STEPS TO FORM DEEP TRENCH ISOLATION STRUCTURES AND DEEP TRENCH CAPACITOR STRUCTURES FOR THE INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2012
|
Application #:
|
12630939
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
OMEGA SHAPED NANOWIRE TUNNEL FIELD EFFECT TRANSISTORS FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2012
|
Application #:
|
12630942
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
GATE-ALL-AROUND NANOWIRE TUNNEL FIELD EFFECT TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2012
|
Application #:
|
12630946
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
EVENT TRACKING HARDWARE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/25/2012
|
Application #:
|
12630993
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
HIGH-SPEED CERAMIC MODULES WITH HYBRID REFERENCING SCHEME FOR IMPROVED PERFORMANCE AND REDUCED COST
|
|
|
Patent #:
|
|
Issue Dt:
|
02/26/2013
|
Application #:
|
12631199
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
GATE-ALL-AROUND NANOWIRE FIELD EFFECT TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/20/2012
|
Application #:
|
12631203
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
NANOWIRE FET HAVING INDUCED RADIAL STRAIN
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2012
|
Application #:
|
12631205
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
OMEGA SHAPED NANOWIRE FIELD EFFECT TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/17/2012
|
Application #:
|
12631213
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
SELF-ALIGNED CONTACTS FOR NANOWIRE FIELD EFFECT TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/13/2012
|
Application #:
|
12631218
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
NANOWIRE FET HAVING INDUCED RADIAL STRAIN
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2012
|
Application #:
|
12631310
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
RESISTIVE MEMORY DEVICES HAVING A NOT-AND (NAND) STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/2013
|
Application #:
|
12631342
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
PLANAR AND NANOWIRE FIELD EFFECT TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/15/2013
|
Application #:
|
12631696
|
Filing Dt:
|
12/04/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
DEMOUNTABLE DRY CONNECTION FOR FLEXIBLE CIRCUITS TO CIRCUIT BOARDS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2011
|
Application #:
|
12631900
|
Filing Dt:
|
12/07/2009
|
Publication #:
|
|
Pub Dt:
|
04/01/2010
| | | | |
Title:
|
INTEGRATING NONVOLATILE MEMORY CAPABILITY WITHIN SRAM DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2013
|
Application #:
|
12632015
|
Filing Dt:
|
12/07/2009
|
Publication #:
|
|
Pub Dt:
|
09/30/2010
| | | | |
Title:
|
ELECTRICAL OVERSTRESS PROTECTION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/2013
|
Application #:
|
12632030
|
Filing Dt:
|
12/07/2009
|
Publication #:
|
|
Pub Dt:
|
09/23/2010
| | | | |
Title:
|
CHIP INDUCTOR WITH FREQUENCY DEPENDENT INDUCTANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/23/2013
|
Application #:
|
12632040
|
Filing Dt:
|
12/07/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
MICRO-ELECTRO-MECHANICAL SYSTEM TILTABLE LENS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2012
|
Application #:
|
12632154
|
Filing Dt:
|
12/07/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
COUPLING PIEZOELECTRIC MATERIAL GENERATED STRESSES TO DEVICES FORMED IN INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/03/2012
|
Application #:
|
12632836
|
Filing Dt:
|
12/08/2009
|
Publication #:
|
|
Pub Dt:
|
09/30/2010
| | | | |
Title:
|
HORIZONTAL MICRO-ELECTRO-MECHANICAL-SYSTEM SWITCH
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2012
|
Application #:
|
12632838
|
Filing Dt:
|
12/08/2009
|
Publication #:
|
|
Pub Dt:
|
10/21/2010
| | | | |
Title:
|
METAL FILL STRUCTURES FOR REDUCING PARASITIC CAPACITANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/2013
|
Application #:
|
12633151
|
Filing Dt:
|
12/08/2009
|
Publication #:
|
|
Pub Dt:
|
06/09/2011
| | | | |
Title:
|
INSERTION OF FAULTS IN LOGIC MODEL USED IN SIMULATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/24/2012
|
Application #:
|
12634137
|
Filing Dt:
|
12/09/2009
|
Publication #:
|
|
Pub Dt:
|
04/08/2010
| | | | |
Title:
|
SEMICONDUCTOR DEVICE STRUCTURES WITH FLOATING BODY CHARGE STORAGE AND METHODS FOR FORMING SUCH SEMICONDUCTOR DEVICE STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/2014
|
Application #:
|
12634741
|
Filing Dt:
|
12/10/2009
|
Publication #:
|
|
Pub Dt:
|
06/16/2011
| | | | |
Title:
|
INTEGRATED CIRCUIT CHIP WITH PYRAMID OR CONE-SHAPED CONDUCTIVE PADS FOR FLEXIBLE C4 CONNECTIONS AND A METHOD OF FORMING THE INTEGRATED CIRCUIT CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
10/30/2012
|
Application #:
|
12634742
|
Filing Dt:
|
12/10/2009
|
Publication #:
|
|
Pub Dt:
|
09/23/2010
| | | | |
Title:
|
INTERCONNECT STRUCTURES, METHODS FOR FABRICATING INTERCONNECT STRUCTURES, AND DESIGN STRUCTURES FOR A RADIOFREQUENCY INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2014
|
Application #:
|
12634893
|
Filing Dt:
|
12/10/2009
|
Publication #:
|
|
Pub Dt:
|
06/02/2011
| | | | |
Title:
|
SILICON-ON-INSULATOR (SOI) STRUCTURE CONFIGURED FOR REDUCED HARMONICS, DESIGN STRUCTURE AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2012
|
Application #:
|
12634898
|
Filing Dt:
|
12/10/2009
|
Publication #:
|
|
Pub Dt:
|
04/08/2010
| | | | |
Title:
|
CMOS IMAGER PHOTODIODE WITH ENHANCED CAPACITANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2011
|
Application #:
|
12635599
|
Filing Dt:
|
12/10/2009
|
Publication #:
|
|
Pub Dt:
|
06/16/2011
| | | | |
Title:
|
IMPROVING DATA AVAILABILITY DURING FAILURE DETECTION AND RECOVERY PROCESSING IN A SHARED RESOURCE SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
02/05/2013
|
Application #:
|
12636015
|
Filing Dt:
|
12/11/2009
|
Publication #:
|
|
Pub Dt:
|
06/16/2011
| | | | |
Title:
|
REMOVAL OF MASKING MATERIAL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/2015
|
Application #:
|
12636057
|
Filing Dt:
|
12/11/2009
|
Publication #:
|
|
Pub Dt:
|
06/16/2011
| | | | |
Title:
|
ANALYZING COMPUTER PROGRAMS TO IDENTIFY ERRORS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/18/2013
|
Application #:
|
12636426
|
Filing Dt:
|
12/11/2009
|
Publication #:
|
|
Pub Dt:
|
06/16/2011
| | | | |
Title:
|
ISOLATION OF SINGLE-WALLED CARBON NANOTUBES FROM DOUBLE AND MULTI-WALLED CARBON NANOTUBES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2014
|
Application #:
|
12637016
|
Filing Dt:
|
12/14/2009
|
Publication #:
|
|
Pub Dt:
|
06/16/2011
| | | | |
Title:
|
Modeling for Soft Error Specification
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/2014
|
Application #:
|
12637048
|
Filing Dt:
|
12/14/2009
|
Publication #:
|
|
Pub Dt:
|
04/15/2010
| | | | |
Title:
|
WAFER WITH DESIGN PRINTED OUTSIDE ACTIVE REGION AND SPACED BY DESIGN TOLERANCE OF RETICLE BLIND
|
|
|
Patent #:
|
|
Issue Dt:
|
11/08/2011
|
Application #:
|
12638004
|
Filing Dt:
|
12/15/2009
|
Publication #:
|
|
Pub Dt:
|
06/16/2011
| | | | |
Title:
|
SEMICONDUCTOR STRUCTURE INCORPORATING MULTIPLE NITRIDE LAYERS TO IMPROVE THERMAL DISSIPATION AWAY FROM A DEVICE AND A METHOD OF FORMING THE STRUCTURE
|
|