|
|
Patent #:
|
|
Issue Dt:
|
04/27/2004
|
Application #:
|
10425155
|
Filing Dt:
|
04/29/2003
|
Title:
|
DATAPATH BITSLICE TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10426549
|
Filing Dt:
|
04/30/2003
|
Publication #:
|
|
Pub Dt:
|
11/04/2004
| | | | |
Title:
|
METHOD FOR GENERATING TECH-LIBRARY FOR LOGIC FUNCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/25/2006
|
Application #:
|
10427609
|
Filing Dt:
|
04/30/2003
|
Publication #:
|
|
Pub Dt:
|
11/04/2004
| | | | |
Title:
|
AUTOMATED ANALYSIS OF RTL CODE CONTAINING ASIC VENDOR RULES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/03/2004
|
Application #:
|
10428200
|
Filing Dt:
|
04/30/2003
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
SOCKETLESS/BOARDLESS TEST INTERPOSER CARD
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2007
|
Application #:
|
10429312
|
Filing Dt:
|
05/05/2003
|
Publication #:
|
|
Pub Dt:
|
11/11/2004
| | | | |
Title:
|
DIGITAL GAUSSIAN NOISE SIMULATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2006
|
Application #:
|
10429376
|
Filing Dt:
|
05/05/2003
|
Publication #:
|
|
Pub Dt:
|
11/11/2004
| | | | |
Title:
|
VARIABLE MASK FIELD EXPOSURE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/16/2005
|
Application #:
|
10434028
|
Filing Dt:
|
05/08/2003
|
Title:
|
METHOD AND APPARATUS FOR FILTERING A CHEMICAL POLISHING SLURRY OF A WAFER FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2006
|
Application #:
|
10435168
|
Filing Dt:
|
05/08/2003
|
Publication #:
|
|
Pub Dt:
|
11/11/2004
| | | | |
Title:
|
AUTOMATION OF THE DEVELOPMENT, TESTING, AND RELEASE OF A FLOW FRAMEWORK AND METHODOLOGY TO DESIGN INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10435442
|
Filing Dt:
|
05/09/2003
|
Publication #:
|
|
Pub Dt:
|
11/11/2004
| | | | |
Title:
|
MULTIPLE ALTERNATING PHASE SHIFT TECHNOLOGY FOR AMPLIFYING RESOLUTION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2005
|
Application #:
|
10435561
|
Filing Dt:
|
05/09/2003
|
Publication #:
|
|
Pub Dt:
|
11/06/2003
| | | | |
Title:
|
SEMICONDUCTOR DEVICE HAVING A LOW DIELECTRIC CONSTANT DIELECTRIC MATERIAL AND PROCESS FOR ITS MANUFACTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/2005
|
Application #:
|
10435870
|
Filing Dt:
|
05/12/2003
|
Publication #:
|
|
Pub Dt:
|
11/18/2004
| | | | |
Title:
|
PROCESS FOR THE SELECTIVE CONTROL OF FEATURE SIZE IN LITHOGRAPHIC PROCESSING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/2006
|
Application #:
|
10438530
|
Filing Dt:
|
05/14/2003
|
Publication #:
|
|
Pub Dt:
|
11/18/2004
| | | | |
Title:
|
ADVANCED DESIGN FORMAT LIBRARY FOR INTEGRATED CIRCUIT DESIGN SYNTHESIS AND FLOORPLANNING TOOLS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2006
|
Application #:
|
10439373
|
Filing Dt:
|
05/15/2003
|
Publication #:
|
|
Pub Dt:
|
11/18/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR IMPLEMENTING ENGINEERING CHANGE ORDERS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/23/2004
|
Application #:
|
10439863
|
Filing Dt:
|
05/16/2003
|
Title:
|
SPLIT-GATE METAL-OXIDE-SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/16/2006
|
Application #:
|
10441000
|
Filing Dt:
|
05/19/2003
|
Publication #:
|
|
Pub Dt:
|
10/21/2004
| | | | |
Title:
|
FLEXIBLE AND EXTENSIBLE IMPLEMENTATION OF SHARING TEST PINS IN ASIC
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/2005
|
Application #:
|
10442533
|
Filing Dt:
|
05/20/2003
|
Title:
|
FABRICATION OF TRENCHES WITH MULTIPLE DEPTHS ON THE SAME SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/08/2008
|
Application #:
|
10447626
|
Filing Dt:
|
05/29/2003
|
Title:
|
SCRAMBLER INITIALIZATION IN A WIRELESS LOCAL AREA NETWORK
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/2004
|
Application #:
|
10448082
|
Filing Dt:
|
05/29/2003
|
Title:
|
INTERCONNECT INTEGRATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2011
|
Application #:
|
10452260
|
Filing Dt:
|
06/02/2003
|
Publication #:
|
|
Pub Dt:
|
12/02/2004
| | | | |
Title:
|
RECORDING AND DISPLAYING LOGIC CIRCUIT SIMULATION WAVEFORMS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/2008
|
Application #:
|
10452360
|
Filing Dt:
|
06/02/2003
|
Title:
|
ELECTROPLATING TOOL FOR SEMICONDUCTOR MANUFACTURE HAVING ELECTRIC FIELD CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2006
|
Application #:
|
10452689
|
Filing Dt:
|
06/02/2003
|
Publication #:
|
|
Pub Dt:
|
12/02/2004
| | | | |
Title:
|
PROCESS SKEW RESULTS FOR INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/2005
|
Application #:
|
10453118
|
Filing Dt:
|
06/03/2003
|
Title:
|
METHOD OF INCORPORATING NITROGEN INTO METAL SILICATE BASED DIELECTRICS BY ENERGIZED NITROGEN ION BEAMS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2006
|
Application #:
|
10453182
|
Filing Dt:
|
06/03/2003
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
OPTICAL PROXIMITY CORRECTION METHOD USING WEIGHTED PRIORITIES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2005
|
Application #:
|
10453819
|
Filing Dt:
|
06/02/2003
|
Publication #:
|
|
Pub Dt:
|
12/02/2004
| | | | |
Title:
|
INTELLIGENT ENGINE FOR PROTECTION AGAINST INJECTED CROSSTALK DELAY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/28/2005
|
Application #:
|
10453821
|
Filing Dt:
|
06/02/2003
|
Publication #:
|
|
Pub Dt:
|
12/02/2004
| | | | |
Title:
|
LID LINER FOR CHEMICAL VAPOR DEPOSITION CHAMBER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/12/2005
|
Application #:
|
10454027
|
Filing Dt:
|
06/04/2003
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
METHOD TO SELECTIVELY IDENTIFY RELIABILITY RISK DIE BASED ON CHARACTERISTICS OF LOCAL REGIONS ON THE WAFER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/30/2004
|
Application #:
|
10454133
|
Filing Dt:
|
06/04/2003
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
INCREASED QUALITY FACTOR OF A VARACTOR IN AN INTEGRATED CIRCUIT VIA A HIGH CONDUCTIVE REGION IN A WELL
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2008
|
Application #:
|
10455489
|
Filing Dt:
|
06/04/2003
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
STRAINED-SILICON FOR CMOS DEVICE USING AMORPHOUS SILICON DEPOSITION OR SILICON EPITAXIAL GROWTH
|
|
|
Patent #:
|
|
Issue Dt:
|
06/28/2005
|
Application #:
|
10456281
|
Filing Dt:
|
06/06/2003
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
ELECTROSTATIC DISCHARGE PROTECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/27/2005
|
Application #:
|
10457942
|
Filing Dt:
|
06/09/2003
|
Title:
|
METHOD OF SHALLOW TRENCH ISOLATION FORMATION AND PLANARIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2005
|
Application #:
|
10458130
|
Filing Dt:
|
06/10/2003
|
Publication #:
|
|
Pub Dt:
|
12/16/2004
| | | | |
Title:
|
ELECTROMAGNETIC INTERFERENCE PACKAGE PROTECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/18/2004
|
Application #:
|
10458141
|
Filing Dt:
|
06/09/2003
|
Title:
|
COMPOSITE SPACER SCHEME WITH LOW OVERLAPPED PARASITIC CAPACITANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2006
|
Application #:
|
10458547
|
Filing Dt:
|
06/09/2003
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
INTELLIGENT CROSSTALK DELAY ESTIMATOR FOR INTEGRATED CIRCUIT DESIGN FLOW
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/2004
|
Application #:
|
10459072
|
Filing Dt:
|
06/11/2003
|
Title:
|
METHOD FOR COMPOSING A DIELECTRIC LAYER WITHIN AN INTERCONNECT STRUCTURE OF A MULTILAYER SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2005
|
Application #:
|
10459158
|
Filing Dt:
|
06/11/2003
|
Publication #:
|
|
Pub Dt:
|
12/16/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR AUTOMATICALLY CONFIGURING AND/OR INSERTING CHIP RESOURCES FOR MANUFACTURING TESTS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/2004
|
Application #:
|
10461255
|
Filing Dt:
|
06/13/2003
|
Title:
|
SEMICONDUCTOR WAFER CHUCK ASSEMBLY FOR A SEMICONDUCTOR PROCESSING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/23/2004
|
Application #:
|
10462524
|
Filing Dt:
|
06/16/2003
|
Publication #:
|
|
Pub Dt:
|
11/13/2003
| | | | |
Title:
|
INTEGRATED CIRCUIT CONTAINING REDUNDANT CORE AND PERIPHERAL CONTACTS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10463158
|
Filing Dt:
|
06/16/2003
|
Publication #:
|
|
Pub Dt:
|
10/28/2004
| | | | |
Title:
|
Integrated inductor in semiconductor manufacturing
|
|
|
Patent #:
|
|
Issue Dt:
|
09/26/2006
|
Application #:
|
10463630
|
Filing Dt:
|
06/17/2003
|
Publication #:
|
|
Pub Dt:
|
01/06/2005
| | | | |
Title:
|
SYSTEM AND METHOD FOR CONSERVING BATTERY POWER IN A MOBILE STATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/08/2005
|
Application #:
|
10464178
|
Filing Dt:
|
06/18/2003
|
Title:
|
MULTI-CHIP PACKAGE HAVING A CONTIGUOUS HEAT SPREADER ASSEMBLY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10465186
|
Filing Dt:
|
06/19/2003
|
Publication #:
|
|
Pub Dt:
|
12/23/2004
| | | | |
Title:
|
DESIGNING AND TESTING THE INTERCONNECTION OF ADDRESSABLE DEVICES OF INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/05/2011
|
Application #:
|
10505197
|
Filing Dt:
|
06/10/2005
|
Publication #:
|
|
Pub Dt:
|
03/09/2006
| | | | |
Title:
|
MONITORING AND CONTROL OF A FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/11/2008
|
Application #:
|
10505198
|
Filing Dt:
|
03/02/2005
|
Publication #:
|
|
Pub Dt:
|
10/19/2006
| | | | |
Title:
|
CRYSTALLOGRAPHIC METROLOGY AND PROCESS CONTROL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/07/2006
|
Application #:
|
10513121
|
Filing Dt:
|
10/27/2004
|
Publication #:
|
|
Pub Dt:
|
08/04/2005
| | | | |
Title:
|
MULTI-LAYER INDUCTOR FORMED IN A SEMICONDUCTOR SUBSTRATE AND HAVING A CORE OF FERROMAGNETIC MATERIAL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/2008
|
Application #:
|
10516583
|
Filing Dt:
|
03/24/2005
|
Publication #:
|
|
Pub Dt:
|
07/14/2005
| | | | |
Title:
|
METHODS FOR DELAY-FAULT TESTING IN FIELD-PROGRAMMABLE GATE ARRAYS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/11/2010
|
Application #:
|
10598213
|
Filing Dt:
|
08/21/2006
|
Publication #:
|
|
Pub Dt:
|
08/14/2008
| | | | |
Title:
|
BIPOLAR JUNCTION TRANSISTOR HAVING A HIGH GERMANIUM CONCENTRATION IN A SILICON-GERMANIUM LAYER AND A METHOD FOR FORMING THE BIPOLAR JUNCTION TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/28/2004
|
Application #:
|
10600255
|
Filing Dt:
|
06/20/2003
|
Title:
|
BONDING PAD FOR LOW K DIELECTRIC
|
|
|
Patent #:
|
|
Issue Dt:
|
11/23/2004
|
Application #:
|
10600665
|
Filing Dt:
|
06/20/2003
|
Publication #:
|
|
Pub Dt:
|
12/25/2003
| | | | |
Title:
|
METHOD OF CHEMICALLY ALTERING A SILICON SURFACE AND ASSOCIATED ELECTRICAL DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/11/2005
|
Application #:
|
10602357
|
Filing Dt:
|
06/23/2003
|
Publication #:
|
|
Pub Dt:
|
12/23/2004
| | | | |
Title:
|
METHOD OF SCREENING DEFECTS USING LOW VOLTAGE IDDQ MEASUREMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/27/2004
|
Application #:
|
10602510
|
Filing Dt:
|
06/24/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
INTEGRATION OF SEMICONDUCTOR ON IMPLANTED INSULATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2006
|
Application #:
|
10602570
|
Filing Dt:
|
06/24/2003
|
Publication #:
|
|
Pub Dt:
|
01/06/2005
| | | | |
Title:
|
PROCESS FOR DESIGNING COMPARATORS AND ADDERS OF SMALL DEPTH
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10602937
|
Filing Dt:
|
06/24/2003
|
Publication #:
|
|
Pub Dt:
|
12/30/2004
| | | | |
Title:
|
TIMING CONSTRAINT GENERATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/2007
|
Application #:
|
10603041
|
Filing Dt:
|
06/24/2003
|
Publication #:
|
|
Pub Dt:
|
03/31/2005
| | | | |
Title:
|
DEFINE VIA IN DUAL DAMASCENE PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/23/2007
|
Application #:
|
10603905
|
Filing Dt:
|
06/25/2003
|
Publication #:
|
|
Pub Dt:
|
12/30/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR EXPOSING PRE-DIFFUSED IP BLOCKS IN A SEMICONDUCTOR DEVICE FOR PROTOTYPING BASED ON HARDWARE EMULATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/2005
|
Application #:
|
10607116
|
Filing Dt:
|
06/26/2003
|
Publication #:
|
|
Pub Dt:
|
12/30/2004
| | | | |
Title:
|
METHOD AND APPARATUS TO ADD SLURRY TO A POLISHING SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
12/14/2004
|
Application #:
|
10607353
|
Filing Dt:
|
06/26/2003
|
Title:
|
METHOD AND APPARATUS FOR REMOVING WATER VAPOR AS A BYPRODUCT OF CHEMICAL REACTION IN A WAFER PROCESSING CHAMBER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2005
|
Application #:
|
10609889
|
Filing Dt:
|
06/30/2003
|
Publication #:
|
|
Pub Dt:
|
05/20/2004
| | | | |
Title:
|
COPPER SILICIDE PASSIVATION FOR IMPROVED RELIABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/25/2009
|
Application #:
|
10610002
|
Filing Dt:
|
06/30/2003
|
Publication #:
|
|
Pub Dt:
|
12/30/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR MANUFACTURING MULTIPLE CIRCUIT PATTERNS USING A MULTIPLE PROJECT MASK
|
|
|
Patent #:
|
|
Issue Dt:
|
08/07/2007
|
Application #:
|
10614307
|
Filing Dt:
|
07/02/2003
|
Publication #:
|
|
Pub Dt:
|
01/06/2005
| | | | |
Title:
|
INTEGRATED CIRCUIT WITH INDUCTOR HAVING HORIZONTAL MAGNETIC FLUX LINES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/28/2004
|
Application #:
|
10614402
|
Filing Dt:
|
07/03/2003
|
Title:
|
INTEGRATD CIRCUIT DESIGN FOR BOTH INPUT OUTPUT LIMITED AND CORE LIMITED INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/19/2005
|
Application #:
|
10614776
|
Filing Dt:
|
07/07/2003
|
Publication #:
|
|
Pub Dt:
|
01/15/2004
| | | | |
Title:
|
PROCESS FOR PLANARIZING UPPER SURFACE OF DAMASCENE WIRING STRUCTURE FOR INTEGRATED CIRCUIT STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/01/2005
|
Application #:
|
10615039
|
Filing Dt:
|
07/08/2003
|
Publication #:
|
|
Pub Dt:
|
01/08/2004
| | | | |
Title:
|
LOW TEMPERATURE COEFFICIENT RESISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
06/01/2004
|
Application #:
|
10615063
|
Filing Dt:
|
07/08/2003
|
Title:
|
ISOLATED STRIPLINE STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/2006
|
Application #:
|
10615558
|
Filing Dt:
|
07/08/2003
|
Publication #:
|
|
Pub Dt:
|
01/13/2005
| | | | |
Title:
|
HARD MASK REMOVAL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/22/2006
|
Application #:
|
10616623
|
Filing Dt:
|
07/10/2003
|
Publication #:
|
|
Pub Dt:
|
01/13/2005
| | | | |
Title:
|
OPTIMIZING IC CLOCK STRUCTURES BY MINIMIZING CLOCK UNCERTAINTY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2006
|
Application #:
|
10619058
|
Filing Dt:
|
07/14/2003
|
Publication #:
|
|
Pub Dt:
|
01/22/2004
| | | | |
Title:
|
METHOD OF ION IMPLANTATION FOR ACHIEVING DESIRED DOPANT CONCENTRATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/04/2006
|
Application #:
|
10619978
|
Filing Dt:
|
07/14/2003
|
Publication #:
|
|
Pub Dt:
|
04/15/2004
| | | | |
Title:
|
PROCESS FOR REMOVAL OF PHOTORESIST MASK USED FOR MAKING VIAS IN LOW K CARBON-DOPED SILICON OXIDE DIELECTRIC MATERIAL, AND FOR REMOVAL OF ETCH RESIDUES FROM FORMATION OF VIAS AND REMOVAL OF PHOTORESIST MASK
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2005
|
Application #:
|
10620057
|
Filing Dt:
|
07/15/2003
|
Publication #:
|
|
Pub Dt:
|
12/16/2004
| | | | |
Title:
|
MEASUREMENT OF PACKAGE INTERCONNECT IMPEDANCE USING TESTER AND SUPPORTING TESTER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2005
|
Application #:
|
10620074
|
Filing Dt:
|
07/14/2003
|
Title:
|
SEMICONDUCTOR PACKAGE HAVING A THERMALLY AND ELECTRICALLY CONNECTED HEATSPREADER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/2010
|
Application #:
|
10620581
|
Filing Dt:
|
07/15/2003
|
Publication #:
|
|
Pub Dt:
|
01/20/2005
| | | | |
Title:
|
FLEXIBLE ARCHITECTURE COMPONENT (FAC) FOR EFFICIENT DATA INTEGRATION AND INFORMATION INTERCHANGE USING WEB SERVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/25/2006
|
Application #:
|
10621737
|
Filing Dt:
|
07/17/2003
|
Publication #:
|
|
Pub Dt:
|
01/20/2005
| | | | |
Title:
|
METHOD AND APPARATUS OF IC IMPLEMENTATION BASED ON C++ LANGUAGE DESCRIPTION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/2007
|
Application #:
|
10623082
|
Filing Dt:
|
07/17/2003
|
Title:
|
INTER-LAYER INTERCONNECTION STRUCTURE FOR LARGE ELECTRICAL CONNECTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/21/2006
|
Application #:
|
10623983
|
Filing Dt:
|
07/21/2003
|
Publication #:
|
|
Pub Dt:
|
01/27/2005
| | | | |
Title:
|
SHIELDING STRUCTURE FOR USE IN A METAL-OXIDE-SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/22/2006
|
Application #:
|
10624347
|
Filing Dt:
|
07/22/2003
|
Publication #:
|
|
Pub Dt:
|
01/27/2005
| | | | |
Title:
|
METHODS AND SYSTEMS FOR AUTOMATIC VERIFICATION OF SPECIFICATION DOCUMENT TO HARDWARE DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
06/06/2006
|
Application #:
|
10626825
|
Filing Dt:
|
07/23/2003
|
Publication #:
|
|
Pub Dt:
|
07/15/2004
| | | | |
Title:
|
ARCHITECTURE FOR A SEA OF PLATFORMS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10627289
|
Filing Dt:
|
07/25/2003
|
Publication #:
|
|
Pub Dt:
|
01/27/2005
| | | | |
Title:
|
LOW GATE RESISTANCE LAYOUT PROCEDURE FOR RF TRANSISTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/2005
|
Application #:
|
10628601
|
Filing Dt:
|
07/28/2003
|
Publication #:
|
|
Pub Dt:
|
04/15/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR DETECTING BACKSIDE CONTAMINATION DURING FABRICATION OF A SEMICONDUCTOR WAFER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/28/2011
|
Application #:
|
10628614
|
Filing Dt:
|
07/28/2003
|
Publication #:
|
|
Pub Dt:
|
02/03/2005
| | | | |
Title:
|
WAFER EDGE DEFECT INSPECTION USING CAPTURED IMAGE ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/10/2006
|
Application #:
|
10628986
|
Filing Dt:
|
07/28/2003
|
Publication #:
|
|
Pub Dt:
|
02/03/2005
| | | | |
Title:
|
METHOD OF MAPPING LOGIC FAILURES IN AN INTEGRATED CIRCUIT DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/16/2004
|
Application #:
|
10629496
|
Filing Dt:
|
07/29/2003
|
Title:
|
SELECTIVE HIGH K DIELECTRICS REMOVAL
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/2004
|
Application #:
|
10631328
|
Filing Dt:
|
07/30/2003
|
Publication #:
|
|
Pub Dt:
|
06/24/2004
| | | | |
Title:
|
METHOD OF BALANCED COEFFICIENT OF THERMAL EXPANSION FOR FLIP CHIP BALL GRID ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/2004
|
Application #:
|
10631528
|
Filing Dt:
|
07/31/2003
|
Title:
|
METHOD AND APPARATUS FOR REDUCING MICROTRENCHING FOR BORDERLESS VIAS CREATED IN A DUAL DAMASCENE PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2006
|
Application #:
|
10632622
|
Filing Dt:
|
07/31/2003
|
Publication #:
|
|
Pub Dt:
|
02/03/2005
| | | | |
Title:
|
METHOD FOR PROVIDING CLOCK-NET AWARE DUMMY METAL USING DUMMY REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/25/2006
|
Application #:
|
10633334
|
Filing Dt:
|
08/01/2003
|
Publication #:
|
|
Pub Dt:
|
02/03/2005
| | | | |
Title:
|
TEMPERATURE OPTIMIZATION OF A PHYSICAL VAPOR DEPOSITION PROCESS TO PREVENT EXTRUSION INTO OPENINGS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/17/2006
|
Application #:
|
10633856
|
Filing Dt:
|
08/04/2003
|
Publication #:
|
|
Pub Dt:
|
02/10/2005
| | | | |
Title:
|
UNIVERSAL GATES FOR ICS AND TRANSFORMATION OF NETLISTS FOR THEIR IMPLEMENTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2007
|
Application #:
|
10634416
|
Filing Dt:
|
08/04/2003
|
Publication #:
|
|
Pub Dt:
|
02/10/2005
| | | | |
Title:
|
METHOD AND APPARATUS FOR INTEGRATING SIX SIGMA METHODOLOGY INTO INSPECTION RECEIVING PROCESS OF OUTSOURCED SUBASSEMBLIES, PARTS, AND MATERIALS: ACCEPTANCE, REJECTION, TRENDING, TRACKING AND CLOSED LOOP CORRECTIVE ACTION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2006
|
Application #:
|
10634634
|
Filing Dt:
|
08/04/2003
|
Publication #:
|
|
Pub Dt:
|
02/10/2005
| | | | |
Title:
|
METHOD AND APPARATUS FOR MAPPING PLATFORM-BASED DESIGN TO MULTIPLE FOUNDRY PROCESSES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/07/2004
|
Application #:
|
10635276
|
Filing Dt:
|
08/06/2003
|
Title:
|
SUBSTRATE VOLTAGE CONNECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/27/2006
|
Application #:
|
10637385
|
Filing Dt:
|
08/08/2003
|
Publication #:
|
|
Pub Dt:
|
02/10/2005
| | | | |
Title:
|
METHOD TO IMPROVE THE CONTROL OF ELECTRO-POLISHING BY USE OF A PLATING ELECTRODE AN ELECTROLYTE BATH
|
|
|
Patent #:
|
|
Issue Dt:
|
05/16/2006
|
Application #:
|
10638248
|
Filing Dt:
|
08/08/2003
|
Publication #:
|
|
Pub Dt:
|
02/12/2004
| | | | |
Title:
|
HIGH-DENSITY INTER-DIE INTERCONNECT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/22/2005
|
Application #:
|
10638772
|
Filing Dt:
|
08/11/2003
|
Publication #:
|
|
Pub Dt:
|
04/08/2004
| | | | |
Title:
|
MULTI CHIP MODULE
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10640530
|
Filing Dt:
|
08/13/2003
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
Residual oxygen reduction system
|
|
|
Patent #:
|
|
Issue Dt:
|
08/02/2005
|
Application #:
|
10640738
|
Filing Dt:
|
08/13/2003
|
Publication #:
|
|
Pub Dt:
|
02/17/2005
| | | | |
Title:
|
METHOD OF ROUTING A REDISTRIBUTION LAYER TRACE IN AN INTEGRATED CIRCUIT DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/2005
|
Application #:
|
10640778
|
Filing Dt:
|
08/13/2003
|
Publication #:
|
|
Pub Dt:
|
02/19/2004
| | | | |
Title:
|
METHOD OF DETECTING SPATIALLY CORRELATED VARIATIONS IN A PARAMETER OF AN INTEGRATED CIRCUIT DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/17/2006
|
Application #:
|
10641768
|
Filing Dt:
|
08/14/2003
|
Title:
|
METHOD AND STRUCTURE FOR CREATING ULTRA LOW RESISTANCE DAMASCENE COPPER WIRING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/30/2004
|
Application #:
|
10641799
|
Filing Dt:
|
08/15/2003
|
Title:
|
SYSTEM FOR YIELD ENHANCEMENT IN PROGRAMMABLE LOGIC
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2006
|
Application #:
|
10642706
|
Filing Dt:
|
08/18/2003
|
Publication #:
|
|
Pub Dt:
|
09/23/2004
| | | | |
Title:
|
INSULATED BONDING WIRE TOOL FOR MICROELECTRONIC PACKAGING
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2005
|
Application #:
|
10643123
|
Filing Dt:
|
08/18/2003
|
Publication #:
|
|
Pub Dt:
|
02/24/2005
| | | | |
Title:
|
METHOD AND APPARATUS USING AN ON-CHIP RING OSCILLATOR FOR CHIP IDENTIFICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/19/2005
|
Application #:
|
10643687
|
Filing Dt:
|
08/19/2003
|
Publication #:
|
|
Pub Dt:
|
05/13/2004
| | | | |
Title:
|
HIGH-K DIELECTRIC GATE MATERIAL UNIQUELY FORMED
|
|
|
Patent #:
|
|
Issue Dt:
|
07/17/2007
|
Application #:
|
10644116
|
Filing Dt:
|
08/20/2003
|
Publication #:
|
|
Pub Dt:
|
02/24/2005
| | | | |
Title:
|
WHOLE-WAFER PHOTOEMISSION ANALYSIS
|
|