Patent Assignment Details
NOTE:Results display only for issued patents and published applications.
For pending or abandoned applications please consult USPTO staff.
|
Reel/Frame: | 012142/0026 | |
| Pages: | 3 |
| | Recorded: | 08/29/2001 | | |
Conveyance: | ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). |
|
Total properties:
1
|
|
Patent #:
|
|
Issue Dt:
|
02/01/2005
|
Application #:
|
09943779
|
Filing Dt:
|
08/29/2001
|
Publication #:
|
|
Pub Dt:
|
03/06/2003
| | | | |
Title:
|
VARIABLE DELAY CIRCUIT AND METHOD, AND DELAY LOCKED LOOP, MEMORY DEVICE AND COMPUTER SYSTEM USING SAME
|
|
Assignee
|
|
|
8000 SOUTH FEDERAL WAY |
BOISE, IDAHO 83716 |
|
Correspondence name and address
|
|
EDWARD W. BULCHIS
|
|
DORSEY & WHITNEY LLP
|
|
SUITE 3400
|
|
1420 FIFTH AVENUE
|
|
SEATTLE, WA 98101
|
Search Results as of:
09/22/2024 08:49 AM
If you have any comments or questions concerning the data displayed,
contact
PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified:
August 25, 2017 v.2.6
|