Patent Assignment Details
NOTE:Results display only for issued patents and published applications.
For pending or abandoned applications please consult USPTO staff.
|
Reel/Frame: | 011351/0108 | |
| Pages: | 3 |
| | Recorded: | 12/11/2000 | | |
Conveyance: | ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). |
|
Total properties:
1
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2001
|
Application #:
|
09044927
|
Filing Dt:
|
03/20/1998
|
Title:
|
GATE ARRAY AND MANUFACTURING METHOD OF SEMICONDUCTOR INTEGRATED CIRCUIT USING GATE ARRAY
|
|
Assignee
|
|
|
CHIYODA-KU |
2-3, MARUNOUCHI 2-CHOME |
TOKYO 100, JAPAN |
|
Correspondence name and address
|
|
OBLON, SPIVAK, MCCLELLAND, MAIER, ET AL
|
|
JOSEPH A. SCAFETTA, JR.
|
|
FOURTH FLOOR
|
|
1755 JEFFERSON DAVIS HIGHWAY
|
|
ARLINGTON, VIRGINIA 22202
|
Search Results as of:
09/23/2024 02:46 PM
If you have any comments or questions concerning the data displayed,
contact
PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified:
August 25, 2017 v.2.6
|