Total properties:
935
Page
7
of
10
Pages:
1 2 3 4 5 6 7 8 9 10
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2005
|
Application #:
|
10664137
|
Filing Dt:
|
09/17/2003
|
Publication #:
|
|
Pub Dt:
|
03/24/2005
| | | | |
Title:
|
CUSTOM CLOCK INTERCONNECTS ON A STANDARDIZED SILICON PLATFORM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/2010
|
Application #:
|
10664636
|
Filing Dt:
|
09/19/2003
|
Title:
|
USER INTERFACE SOFTWARE DEVELOPMENT TOOL AND METHOD FOR ENHANCING THE SEQUENCING OF
INSTRUCTIONS WITHIN A SUPERSCALAR MICROPROCESSOR PIPELINE BY DISPLAYING AND MANIPULATING INSTRUCTIONS IN THE PIPELINE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10665927
|
Filing Dt:
|
09/17/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
METHOD OF NOISE ANALYSIS AND CORRECTION OF NOISE VIOLATIONS FOR AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
04/04/2006
|
Application #:
|
10673721
|
Filing Dt:
|
09/29/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
FUNCTIONALITY BASED PACKAGE DESIGN FOR INTEGRATED CIRCUIT BLOCKS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/2007
|
Application #:
|
10683369
|
Filing Dt:
|
10/10/2003
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
INCREMENTAL DUMMY METAL INSERTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2005
|
Application #:
|
10684119
|
Filing Dt:
|
10/10/2003
|
Publication #:
|
|
Pub Dt:
|
04/29/2004
| | | | |
Title:
|
IDDQ TEST METHODOLOGY BASED ON THE SENSITIVITY OF FAULT CURRENT TO POWER SUPPLY VARIATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10688460
|
Filing Dt:
|
10/17/2003
|
Publication #:
|
|
Pub Dt:
|
04/21/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR FAST ASSIGNMENT OF OBJECTS TO A RECTANGLE
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10692110
|
Filing Dt:
|
10/23/2003
|
Publication #:
|
|
Pub Dt:
|
12/02/2004
| | | | |
Title:
|
Novel solution for low cost, speedy probe cards
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10693075
|
Filing Dt:
|
10/23/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
COMPARISON OF TWO HIERARCHICAL NETLIST TO GENERATE CHANGE ORDERS FOR UPDATING AN INTEGRATED CIRCUIT LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/25/2006
|
Application #:
|
10694208
|
Filing Dt:
|
10/27/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR PLACEMENT OF CELLS IN AN IC DURING FLOORPLAN CREATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10696105
|
Filing Dt:
|
10/29/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
GATE REUSE METHODOLOGY FOR DIFFUSED CELL-BASED IP BLOCKS IN PLATFORM-BASED SILICON PRODUCTS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2006
|
Application #:
|
10697357
|
Filing Dt:
|
10/29/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
METHOD OF PARTITIONING AN INTEGRATED CIRCUIT DESIGN FOR PHYSICAL DESIGN VERIFICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/31/2005
|
Application #:
|
10699276
|
Filing Dt:
|
10/31/2003
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
MIXED LVR AND HVR RETICLE SET DESIGN FOR THE PROCESSING OF GATE ARRAYS, EMBEDDED ARRAYS AND RAPID CHIP PRODUCTS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10700790
|
Filing Dt:
|
11/03/2003
|
Title:
|
VDD OVER AND UNDERVOLTAGE MEASUREMENT TECHNIQUES USING MONITOR CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/25/2006
|
Application #:
|
10704922
|
Filing Dt:
|
11/10/2003
|
Publication #:
|
|
Pub Dt:
|
05/12/2005
| | | | |
Title:
|
METHOD OF GENERATING A SCHEMATIC DRIVEN LAYOUT FOR A HIERARCHICAL INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2008
|
Application #:
|
10706127
|
Filing Dt:
|
11/12/2003
|
Publication #:
|
|
Pub Dt:
|
05/12/2005
| | | | |
Title:
|
METHODOLOGY FOR DEBUGGING RTL SIMULATIONS OF PROCESSOR BASED SYSTEM ON CHIP
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/2007
|
Application #:
|
10713492
|
Filing Dt:
|
11/14/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
FLEXIBLE DESIGN FOR MEMORY USE IN INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10718291
|
Filing Dt:
|
11/19/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
METHOD OF GENERATING A PHYSICAL NETLIST FOR A HIERARCHICAL INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/2006
|
Application #:
|
10719393
|
Filing Dt:
|
11/21/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR PLACEMENT OF MEGACELLS IN ICS DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10719787
|
Filing Dt:
|
11/21/2003
|
Publication #:
|
|
Pub Dt:
|
05/26/2005
| | | | |
Title:
|
METHOD AND APPARATUS FOR FINDING OPTIMAL UNIFICATION SUBSTITUTION FOR FORMULAS IN TECHNOLOGY LIBRARY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/01/2009
|
Application #:
|
10724851
|
Filing Dt:
|
12/01/2003
|
Publication #:
|
|
Pub Dt:
|
01/27/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR ABSTRACTING IC DESIGN FILES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/2006
|
Application #:
|
10724996
|
Filing Dt:
|
12/01/2003
|
Publication #:
|
|
Pub Dt:
|
06/02/2005
| | | | |
Title:
|
INTEGRATED CIRCUITS, AND DESIGN AND MANUFACTURE THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
05/01/2007
|
Application #:
|
10725638
|
Filing Dt:
|
12/02/2003
|
Publication #:
|
|
Pub Dt:
|
08/18/2005
| | | | |
Title:
|
CUSTOMIZABLE DEVELOPMENT AND DEMONSTRATION PLATFORM FOR STRUCTURED ASICS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/06/2006
|
Application #:
|
10728036
|
Filing Dt:
|
12/03/2003
|
Publication #:
|
|
Pub Dt:
|
06/09/2005
| | | | |
Title:
|
METHOD OF GENERATING AN EFFICIENT STUCK-AT FAULT AND TRANSITION DELAY FAULT TRUNCATED SCAN TEST PATTERN FOR AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
02/05/2008
|
Application #:
|
10732395
|
Filing Dt:
|
12/09/2003
|
Publication #:
|
|
Pub Dt:
|
06/09/2005
| | | | |
Title:
|
CELL-BASED METHOD FOR CREATING SLOTTED METAL IN SEMICONDUCTOR DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/17/2006
|
Application #:
|
10739460
|
Filing Dt:
|
12/18/2003
|
Publication #:
|
|
Pub Dt:
|
06/23/2005
| | | | |
Title:
|
METHOD AND APPARATUS FOR OPTIMIZING FRAGMENTATION OF BOUNDARIES FOR OPTICAL PROXIMITY CORRECTION (OPC) PURPOSES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/11/2007
|
Application #:
|
10740284
|
Filing Dt:
|
12/18/2003
|
Publication #:
|
|
Pub Dt:
|
06/23/2005
| | | | |
Title:
|
SYSTEM AND METHOD FOR MAPPING LOGICAL COMPONENTS TO PHYSICAL LOCATIONS IN AN INTEGRATED CIRCUIT DESIGN ENVIRONMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/2006
|
Application #:
|
10740359
|
Filing Dt:
|
12/18/2003
|
Publication #:
|
|
Pub Dt:
|
06/23/2005
| | | | |
Title:
|
GRADIENT METHOD OF MASK EDGE CORRECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/30/2006
|
Application #:
|
10748068
|
Filing Dt:
|
12/29/2003
|
Publication #:
|
|
Pub Dt:
|
07/07/2005
| | | | |
Title:
|
SYSTEM AND METHOD FOR DEBUGGING SYSTEM-ON-CHIPS USING SINGLE OR N-CYCLE STEPPING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/20/2006
|
Application #:
|
10757752
|
Filing Dt:
|
01/14/2004
|
Publication #:
|
|
Pub Dt:
|
02/03/2005
| | | | |
Title:
|
OPTIMIZED BOND OUT METHOD FOR FLIP CHIP WAFERS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/2005
|
Application #:
|
10767314
|
Filing Dt:
|
01/28/2004
|
Title:
|
METHOD AND APPARATUS FOR TESTING INTEGRATED CIRCUIT CORE MODULES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/11/2006
|
Application #:
|
10768558
|
Filing Dt:
|
01/29/2004
|
Publication #:
|
|
Pub Dt:
|
02/10/2005
| | | | |
Title:
|
METHOD AND APPARATUS FOR MAPPING PLATFORM-BASED DESIGN TO MULTIPLE FOUNDRY PROCESSES
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10768588
|
Filing Dt:
|
01/29/2004
|
Publication #:
|
|
Pub Dt:
|
02/10/2005
| | | | |
Title:
|
Method and apparatus for mapping platform-based design to multiple foundry processes
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2008
|
Application #:
|
10769510
|
Filing Dt:
|
01/30/2004
|
Publication #:
|
|
Pub Dt:
|
09/23/2004
| | | | |
Title:
|
SYSTEM AND METHOD FOR OPTIMIZING AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
10/31/2006
|
Application #:
|
10793055
|
Filing Dt:
|
03/04/2004
|
Publication #:
|
|
Pub Dt:
|
09/08/2005
| | | | |
Title:
|
CONDUCTOR STACK SHIFTING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/16/2005
|
Application #:
|
10794225
|
Filing Dt:
|
03/05/2004
|
Publication #:
|
|
Pub Dt:
|
09/08/2005
| | | | |
Title:
|
FEATURE TARGETED INSPECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/04/2007
|
Application #:
|
10794683
|
Filing Dt:
|
03/05/2004
|
Publication #:
|
|
Pub Dt:
|
09/08/2005
| | | | |
Title:
|
OPC BASED ILLUMINATION OPTIMIZATION WITH MASK ERROR CONSTRAINTS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2008
|
Application #:
|
10800219
|
Filing Dt:
|
03/12/2004
|
Publication #:
|
|
Pub Dt:
|
09/15/2005
| | | | |
Title:
|
METHOD AND APPARATUS FOR VERIFYING THE POST-OPTICAL PROXIMITY CORRECTED MASK WAFER IMAGE SENSITIVITY TO RETICLE MANUFACTURING ERRORS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2008
|
Application #:
|
10803516
|
Filing Dt:
|
03/17/2004
|
Publication #:
|
|
Pub Dt:
|
09/22/2005
| | | | |
Title:
|
METHOD AND APPARATUS FOR PERFORMING LOGICAL TRANSFORMATIONS FOR GLOBAL ROUTING
|
|
|
Patent #:
|
|
Issue Dt:
|
09/26/2006
|
Application #:
|
10809939
|
Filing Dt:
|
03/25/2004
|
Publication #:
|
|
Pub Dt:
|
11/04/2004
| | | | |
Title:
|
BROKEN SYMMETRY FOR OPTIMIZATION OF RESOURCE FABRIC IN A SEA-OF-PLATFORM ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/03/2007
|
Application #:
|
10810294
|
Filing Dt:
|
03/26/2004
|
Publication #:
|
|
Pub Dt:
|
10/13/2005
| | | | |
Title:
|
MACRO CELL FOR INTEGRATED CIRCUIT PHYSICAL LAYER INTERFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/17/2009
|
Application #:
|
10817419
|
Filing Dt:
|
04/01/2004
|
Publication #:
|
|
Pub Dt:
|
10/06/2005
| | | | |
Title:
|
SYSTEM AND METHOD FOR IMPLEMENTING MULTIPLE INSTANTIATED CONFIGURABLE PERIPHERALS IN A CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
02/27/2007
|
Application #:
|
10819254
|
Filing Dt:
|
04/06/2004
|
Publication #:
|
|
Pub Dt:
|
10/13/2005
| | | | |
Title:
|
GENERIC METHOD AND APPARATUS FOR IMPLEMENTING SOURCE SYNCHRONOUS INTERFACE IN PLATFORM ASIC
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/2006
|
Application #:
|
10824509
|
Filing Dt:
|
04/14/2004
|
Publication #:
|
|
Pub Dt:
|
10/20/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR CHARACTERIZING INTELLECTUAL PROPERTY FOR INTEGRATION INTO AN IC PLATFORM ENVIRONMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2007
|
Application #:
|
10828408
|
Filing Dt:
|
04/19/2004
|
Publication #:
|
|
Pub Dt:
|
10/20/2005
| | | | |
Title:
|
METHOD AND COMPUTER PROGRAM FOR VERIFYING AN INCREMENTAL CHANGE TO AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
03/15/2005
|
Application #:
|
10829408
|
Filing Dt:
|
04/20/2004
|
Publication #:
|
|
Pub Dt:
|
10/07/2004
| | | | |
Title:
|
AUTOMATIC CALIBRATION OF A MASKING PROCESS SIMULATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2007
|
Application #:
|
10830542
|
Filing Dt:
|
04/23/2004
|
Publication #:
|
|
Pub Dt:
|
10/27/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR PLACING CELLS IN AN IC FLOORPLAN
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2007
|
Application #:
|
10830739
|
Filing Dt:
|
04/25/2004
|
Publication #:
|
|
Pub Dt:
|
10/27/2005
| | | | |
Title:
|
PROCESS AND APPARATUS FOR MEMORY MAPPING
|
|
|
Patent #:
|
|
Issue Dt:
|
10/20/2009
|
Application #:
|
10832226
|
Filing Dt:
|
04/26/2004
|
Publication #:
|
|
Pub Dt:
|
10/27/2005
| | | | |
Title:
|
GATE-LEVEL NETLIST REDUCTION FOR SIMULATING TARGET MODULES OF A DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
09/01/2009
|
Application #:
|
10840534
|
Filing Dt:
|
05/06/2004
|
Publication #:
|
|
Pub Dt:
|
11/10/2005
| | | | |
Title:
|
ASSURING CORRECT DATA ENTRY TO GENERATE SHELLS FOR A SEMICONDUCTOR PLATFORM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2006
|
Application #:
|
10844664
|
Filing Dt:
|
05/12/2004
|
Publication #:
|
|
Pub Dt:
|
11/17/2005
| | | | |
Title:
|
METHOD OF OPTIMIZING RTL CODE FOR MULTIPLEX STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2008
|
Application #:
|
10847691
|
Filing Dt:
|
05/18/2004
|
Publication #:
|
|
Pub Dt:
|
11/24/2005
| | | | |
Title:
|
METHOD FOR CREATING A JTAG TAP CONTROLLER IN A SLICE FOR USE DURING CUSTOM INSTANCE CREATION TO AVOID THE NEED OF A BOUNDARY SCAN SYNTHESIS TOOL
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/2007
|
Application #:
|
10847692
|
Filing Dt:
|
05/18/2004
|
Publication #:
|
|
Pub Dt:
|
11/24/2005
| | | | |
Title:
|
HANDLING OF UNUSED COREWARE WITH EMBEDDED BOUNDARY SCAN CHAINS TO AVOID THE NEED OF A BOUNDARY SCAN SYNTHESIS TOOL DURING CUSTOM INSTANCE CREATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/03/2006
|
Application #:
|
10848994
|
Filing Dt:
|
05/18/2004
|
Publication #:
|
|
Pub Dt:
|
11/24/2005
| | | | |
Title:
|
METHOD AND SYSTEM FOR UTILIZING AN ISOFOCAL CONTOUR TO PERFORM OPTICAL AND PROCESS CORRECTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/09/2006
|
Application #:
|
10852902
|
Filing Dt:
|
05/25/2004
|
Publication #:
|
|
Pub Dt:
|
12/01/2005
| | | | |
Title:
|
BUILT-IN SELF TEST TECHNIQUE FOR PROGRAMMABLE IMPEDANCE DRIVERS FOR RAPIDCHIP AND ASIC DRIVERS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/20/2006
|
Application #:
|
10859857
|
Filing Dt:
|
06/02/2004
|
Publication #:
|
|
Pub Dt:
|
12/08/2005
| | | | |
Title:
|
METHOD OF GENERATING MULTIPLE HARDWARE DESCRIPTION LANGUAGE CONFIGURATIONS FOR A PHASE LOCKED LOOP FROM A SINGLE GENETIC MODEL FOR INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/2008
|
Application #:
|
10859874
|
Filing Dt:
|
06/02/2004
|
Publication #:
|
|
Pub Dt:
|
12/08/2005
| | | | |
Title:
|
METHOD AND COMPUTER PROGRAM FOR MANAGEMENT OF SYNCHRONOUS AND ASYNCHRONOUS CLOCK DOMAIN CROSSING IN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
05/29/2007
|
Application #:
|
10862049
|
Filing Dt:
|
06/04/2004
|
Publication #:
|
|
Pub Dt:
|
12/08/2005
| | | | |
Title:
|
TEST STRUCTURES IN UNUSED AREAS OF SEMICONDUCTOR INTEGRATED CIRCUITS AND METHODS FOR DESIGNING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/23/2007
|
Application #:
|
10875128
|
Filing Dt:
|
06/23/2004
|
Publication #:
|
|
Pub Dt:
|
01/12/2006
| | | | |
Title:
|
YIELD DRIVEN MEMORY PLACEMENT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2007
|
Application #:
|
10879768
|
Filing Dt:
|
06/28/2004
|
Publication #:
|
|
Pub Dt:
|
12/29/2005
| | | | |
Title:
|
DEVICE FOR ESTIMATING CELL DELAY FROM A TABLE WITH ADDED VOLTAGE SWING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2008
|
Application #:
|
10880216
|
Filing Dt:
|
06/29/2004
|
Publication #:
|
|
Pub Dt:
|
12/29/2005
| | | | |
Title:
|
SYMMETRIC SIGNAL DISTRIBUTION THROUGH ABUTMENT CONNECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/03/2006
|
Application #:
|
10887599
|
Filing Dt:
|
07/09/2004
|
Publication #:
|
|
Pub Dt:
|
01/12/2006
| | | | |
Title:
|
PLACEMENT OF A CLOCK SIGNAL SUPPLY NETWORK DURING DESIGN OF INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2008
|
Application #:
|
10894781
|
Filing Dt:
|
07/20/2004
|
Publication #:
|
|
Pub Dt:
|
01/26/2006
| | | | |
Title:
|
METHOD AND SYSTEM FOR OUTPUTTING A SEQUENCE OF COMMANDS AND DATA DESCRIBED BY A FLOWCHART
|
|
|
Patent #:
|
|
Issue Dt:
|
12/15/2009
|
Application #:
|
10897655
|
Filing Dt:
|
07/22/2004
|
Publication #:
|
|
Pub Dt:
|
02/09/2006
| | | | |
Title:
|
SPECIAL ENGINEERING CHANGE ORDER CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2007
|
Application #:
|
10900224
|
Filing Dt:
|
07/27/2004
|
Publication #:
|
|
Pub Dt:
|
10/20/2005
| | | | |
Title:
|
METHOD OF GENERATING TEST PATTERNS TO EFFICIENTLY SCREEN INLINE RESISTANCE DELAY DEFECTS IN COMPLEX ASICS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10901841
|
Filing Dt:
|
07/28/2004
|
Publication #:
|
|
Pub Dt:
|
02/02/2006
| | | | |
Title:
|
METHOD OF AUTOMATED REPAIR OF CROSSTALK VIOLATIONS AND TIMING VIOLATIONS IN AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
02/12/2008
|
Application #:
|
10902987
|
Filing Dt:
|
07/30/2004
|
Publication #:
|
|
Pub Dt:
|
02/02/2006
| | | | |
Title:
|
ENGINEERING CHANGE ORDER SCENARIO MANAGER
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2007
|
Application #:
|
10903836
|
Filing Dt:
|
07/30/2004
|
Publication #:
|
|
Pub Dt:
|
02/02/2006
| | | | |
Title:
|
ACCURATE DENSITY CALCULATION WITH DENSITY VIEWS IN LAYOUT DATABASES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2008
|
Application #:
|
10909603
|
Filing Dt:
|
08/02/2004
|
Publication #:
|
|
Pub Dt:
|
02/02/2006
| | | | |
Title:
|
DISABLING UNUSED IO RESOURCES IN PLATFORM-BASED INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2006
|
Application #:
|
10914657
|
Filing Dt:
|
08/09/2004
|
Publication #:
|
|
Pub Dt:
|
02/09/2006
| | | | |
Title:
|
METHOD OF SIZING VIA ARRAYS AND INTERCONNECTS TO REDUCE ROUTING CONGESTION IN FLIP CHIP INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/23/2007
|
Application #:
|
10914921
|
Filing Dt:
|
08/10/2004
|
Publication #:
|
|
Pub Dt:
|
02/16/2006
| | | | |
Title:
|
METHOD AND APPARATUS FOR DETECTING NETS PHYSICALLY CHANGED AND ELECTRICALLY AFFECTED BY DESIGN ECO
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2006
|
Application #:
|
10924531
|
Filing Dt:
|
08/23/2004
|
Publication #:
|
|
Pub Dt:
|
01/27/2005
| | | | |
Title:
|
METHOD OF FINDING CRITICAL NETS IN AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
09/19/2006
|
Application #:
|
10928799
|
Filing Dt:
|
08/27/2004
|
Publication #:
|
|
Pub Dt:
|
03/02/2006
| | | | |
Title:
|
PROCESS AND APPARATUS TO ASSIGN COORDINATES TO NODES OF LOGICAL TREES WITHOUT INCREASE OF WIRE LENGTHS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2007
|
Application #:
|
10929218
|
Filing Dt:
|
08/30/2004
|
Publication #:
|
|
Pub Dt:
|
03/02/2006
| | | | |
Title:
|
SPECIAL TIE-HIGH/LOW CELLS FOR SINGLE METAL LAYER ROUTE CHANGES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/2006
|
Application #:
|
10936016
|
Filing Dt:
|
09/07/2004
|
Publication #:
|
|
Pub Dt:
|
03/09/2006
| | | | |
Title:
|
SYSTEM AND METHOD FOR PROVIDING SCALABILITY IN AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/20/2007
|
Application #:
|
10936202
|
Filing Dt:
|
09/08/2004
|
Publication #:
|
|
Pub Dt:
|
04/20/2006
| | | | |
Title:
|
COMPACT CUSTOM LAYOUT FOR RRAM COLUMN CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2008
|
Application #:
|
10937049
|
Filing Dt:
|
09/09/2004
|
Publication #:
|
|
Pub Dt:
|
03/09/2006
| | | | |
Title:
|
ACCURATE PIN-BASED MEMORY POWER MODEL USING ARC-BASED CHARACTERIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2007
|
Application #:
|
10946274
|
Filing Dt:
|
09/20/2004
|
Publication #:
|
|
Pub Dt:
|
03/23/2006
| | | | |
Title:
|
RECONFIGURING A RAM TO A ROM USING UPPER LAYERS OF METALLIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/2008
|
Application #:
|
10946422
|
Filing Dt:
|
09/21/2004
|
Publication #:
|
|
Pub Dt:
|
03/23/2006
| | | | |
Title:
|
METHOD FOR CALCULATING FREQUENCY-DEPENDENT IMPEDANCE IN AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/12/2006
|
Application #:
|
10947498
|
Filing Dt:
|
09/22/2004
|
Publication #:
|
|
Pub Dt:
|
03/23/2006
| | | | |
Title:
|
METHOD OF EARLY PHYSICAL DESIGN VALIDATION AND IDENTIFICATION OF TEXTED METAL SHORT CIRCUITS IN AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2007
|
Application #:
|
10947618
|
Filing Dt:
|
09/22/2004
|
Publication #:
|
|
Pub Dt:
|
03/23/2006
| | | | |
Title:
|
METHOD OF FLOORPLANNING AND CELL PLACEMENT FOR INTEGRATED CIRCUIT CHIP ARCHITECTURE WITH INTERNAL I/O RING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2007
|
Application #:
|
10952194
|
Filing Dt:
|
09/28/2004
|
Publication #:
|
|
Pub Dt:
|
04/06/2006
| | | | |
Title:
|
METHOD AND APPARATUS FOR USE OF HIDDEN DECOUPLING CAPACITORS IN AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
12/19/2006
|
Application #:
|
10952213
|
Filing Dt:
|
09/28/2004
|
Publication #:
|
|
Pub Dt:
|
04/06/2006
| | | | |
Title:
|
FOUR POINT MEASUREMENT TECHNIQUE FOR PROGRAMMABLE IMPEDANCE DRIVERS RAPIDCHIP AND ASIC DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2007
|
Application #:
|
10953480
|
Filing Dt:
|
09/29/2004
|
Publication #:
|
|
Pub Dt:
|
04/06/2006
| | | | |
Title:
|
SEMICONDUCTOR DEVICE MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
09/12/2006
|
Application #:
|
10954907
|
Filing Dt:
|
09/30/2004
|
Publication #:
|
|
Pub Dt:
|
03/30/2006
| | | | |
Title:
|
TECHNIQUE FOR MEASUREMENT OF PROGRAMMABLE TERMINATION RESISTOR NETWORKS ON RAPIDCHIP AND ASIC DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/16/2007
|
Application #:
|
10956860
|
Filing Dt:
|
09/30/2004
|
Publication #:
|
|
Pub Dt:
|
04/06/2006
| | | | |
Title:
|
NQL - NETLIST QUERY LANGUAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2007
|
Application #:
|
10956862
|
Filing Dt:
|
09/30/2004
|
Publication #:
|
|
Pub Dt:
|
04/06/2006
| | | | |
Title:
|
NETLIST DATABASE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/12/2011
|
Application #:
|
10971911
|
Filing Dt:
|
10/23/2004
|
Publication #:
|
|
Pub Dt:
|
05/11/2006
| | | | |
Title:
|
DEBUGGING SIMULATION OF A CIRCUIT CORE USING PATTERN RECORDER, PLAYER & CHECKER
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10974450
|
Filing Dt:
|
10/27/2004
|
Publication #:
|
|
Pub Dt:
|
04/27/2006
| | | | |
Title:
|
Generalized BIST for multiport memories
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10975570
|
Filing Dt:
|
10/27/2004
|
Publication #:
|
|
Pub Dt:
|
04/27/2006
| | | | |
Title:
|
Method of automating place and route corrections for an integrated circuit design from physical design validation
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2007
|
Application #:
|
10975981
|
Filing Dt:
|
10/27/2004
|
Publication #:
|
|
Pub Dt:
|
04/27/2006
| | | | |
Title:
|
METHOD OF OPTIMIZING CRITICAL PATH DELAY IN AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2007
|
Application #:
|
10976518
|
Filing Dt:
|
10/29/2004
|
Publication #:
|
|
Pub Dt:
|
05/04/2006
| | | | |
Title:
|
PROCESS FOR DESIGNING BASE PLATFORMS FOR IC DESIGN TO PERMIT RESOURCE RECOVERY AND FLEXIBLE MACRO PLACEMENT, BASE PLATFORM FOR ICS, AND PROCESS OF CREATING ICS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/27/2007
|
Application #:
|
10977386
|
Filing Dt:
|
10/29/2004
|
Publication #:
|
|
Pub Dt:
|
05/04/2006
| | | | |
Title:
|
METHOD OF AUTOMATING PLACE AND ROUTE CORRECTIONS FOR AN INTEGRATED CIRCUIT DESIGN FROM PHYSICAL DESIGN VALIDATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/27/2008
|
Application #:
|
10984115
|
Filing Dt:
|
11/08/2004
|
Publication #:
|
|
Pub Dt:
|
05/11/2006
| | | | |
Title:
|
METHOD OF ASSOCIATING TIMING VIOLATIONS WITH CRITICAL STRUCTURES IN AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2007
|
Application #:
|
10988081
|
Filing Dt:
|
11/12/2004
|
Publication #:
|
|
Pub Dt:
|
05/18/2006
| | | | |
Title:
|
METHOD AND SYSTEM OF GENERIC IMPLEMENTATION OF SHARING TEST PINS WITH I/O CELLS
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
10988087
|
Filing Dt:
|
11/12/2004
|
Publication #:
|
|
Pub Dt:
|
07/14/2005
| | | | |
Title:
|
Process and apparatus for applying apodization to maskless optical direct write lithography processes
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2007
|
Application #:
|
10990237
|
Filing Dt:
|
11/16/2004
|
Publication #:
|
|
Pub Dt:
|
05/18/2006
| | | | |
Title:
|
MEMORY TILING ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/26/2006
|
Application #:
|
10990589
|
Filing Dt:
|
11/17/2004
|
Publication #:
|
|
Pub Dt:
|
05/18/2006
| | | | |
Title:
|
MEMORY GENERATION AND PLACEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/06/2007
|
Application #:
|
10992031
|
Filing Dt:
|
11/18/2004
|
Publication #:
|
|
Pub Dt:
|
05/18/2006
| | | | |
Title:
|
METHOD OF MAKING A SEMICONDUCTOR DEVICE BY BALANCING SHALLOW TRENCH ISOLATION STRESS AND OPTICAL PROXIMITY EFFECTS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/2006
|
Application #:
|
10992941
|
Filing Dt:
|
11/19/2004
|
Publication #:
|
|
Pub Dt:
|
05/25/2006
| | | | |
Title:
|
METHOD OF SELECTING CELLS IN LOGIC RESTRUCTURING
|
|