Total properties:
935
Page
9
of
10
Pages:
1 2 3 4 5 6 7 8 9 10
|
|
Patent #:
|
|
Issue Dt:
|
11/25/2008
|
Application #:
|
11323468
|
Filing Dt:
|
12/30/2005
|
Publication #:
|
|
Pub Dt:
|
07/05/2007
| | | | |
Title:
|
YIELD-LIMITING DESIGN-RULES-COMPLIANT PATTERN LIBRARY GENERATION AND LAYOUT INSPECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/2008
|
Application #:
|
11324082
|
Filing Dt:
|
12/29/2005
|
Publication #:
|
|
Pub Dt:
|
07/05/2007
| | | | |
Title:
|
SYSTEM FOR AVOIDING FALSE PATH PESSIMISM IN ESTIMATING NET DELAY FOR AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
11/10/2009
|
Application #:
|
11324084
|
Filing Dt:
|
12/29/2005
|
Publication #:
|
|
Pub Dt:
|
07/05/2007
| | | | |
Title:
|
METHOD AND APPARATUS FOR DETECTING DEFECTS IN INTEGRATED CIRCUIT DIE FROM STIMULATION OF STATISTICAL OUTLIER SIGNATURES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2008
|
Application #:
|
11324105
|
Filing Dt:
|
12/29/2005
|
Publication #:
|
|
Pub Dt:
|
07/05/2007
| | | | |
Title:
|
METHOD AND END CELL LIBRARY FOR AVOIDING SUBSTRATE NOISE IN AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/2010
|
Application #:
|
11324119
|
Filing Dt:
|
12/30/2005
|
Title:
|
SOCKETLESS/BOARDLESS TEST INTERPOSER CARD
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2009
|
Application #:
|
11349356
|
Filing Dt:
|
02/07/2006
|
Publication #:
|
|
Pub Dt:
|
11/02/2006
| | | | |
Title:
|
CDM ESD EVENT PROTECTION IN APPLICATION CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/25/2008
|
Application #:
|
11349358
|
Filing Dt:
|
02/07/2006
|
Publication #:
|
|
Pub Dt:
|
11/02/2006
| | | | |
Title:
|
CDM ESD EVENT SIMULATION AND REMEDIATION THEREOF IN APPLICATION CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/30/2010
|
Application #:
|
11351091
|
Filing Dt:
|
02/09/2006
|
Publication #:
|
|
Pub Dt:
|
08/09/2007
| | | | |
Title:
|
GENERATION OF AN EXTRACTED TIMING MODEL FILE
|
|
|
Patent #:
|
NONE
|
Issue Dt:
|
|
Application #:
|
11364142
|
Filing Dt:
|
02/27/2006
|
Publication #:
|
|
Pub Dt:
|
08/30/2007
| | | | |
Title:
|
Device for analyzing log files generated by process automation tools
|
|
|
Patent #:
|
|
Issue Dt:
|
03/24/2009
|
Application #:
|
11376600
|
Filing Dt:
|
03/15/2006
|
Publication #:
|
|
Pub Dt:
|
09/20/2007
| | | | |
Title:
|
METHODS AND APPARATUS FOR REDUCING TIMING SKEW
|
|
|
Patent #:
|
|
Issue Dt:
|
08/18/2009
|
Application #:
|
11376781
|
Filing Dt:
|
03/15/2006
|
Publication #:
|
|
Pub Dt:
|
09/20/2007
| | | | |
Title:
|
VERIFICATION OF AN EXTRACTED TIMING MODEL FILE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2008
|
Application #:
|
11377778
|
Filing Dt:
|
03/16/2006
|
Publication #:
|
|
Pub Dt:
|
04/26/2007
| | | | |
Title:
|
METHODS FOR MEASUREMENT AND PREDICTION OF HOLD-TIME AND EXCEEDING HOLD TIME LIMITS DUE TO CELLS WITH TIED INPUT PINS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/2008
|
Application #:
|
11402146
|
Filing Dt:
|
04/11/2006
|
Publication #:
|
|
Pub Dt:
|
08/24/2006
| | | | |
Title:
|
OPTIMIZING IC CLOCK STRUCTURES BY MINIMIZING CLOCK UNCERTAINTY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/15/2010
|
Application #:
|
11413236
|
Filing Dt:
|
04/28/2006
|
Publication #:
|
|
Pub Dt:
|
11/01/2007
| | | | |
Title:
|
METHOD AND APPARATUS OF CORE TIMING PREDICTION OF CORE LOGIC IN THE CHIP-LEVEL IMPLEMENTATION PROCESS THROUGH AN OVER-CORE WINDOW ON A CHIP-LEVEL ROUTING LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/2009
|
Application #:
|
11421722
|
Filing Dt:
|
06/01/2006
|
Publication #:
|
|
Pub Dt:
|
11/09/2006
| | | | |
Title:
|
REDUCING A PARASITIC GRAPH IN MOMENT COMPUTATION ALGORITHMS IN VLSI SYSTEMS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/2010
|
Application #:
|
11438644
|
Filing Dt:
|
05/22/2006
|
Publication #:
|
|
Pub Dt:
|
11/22/2007
| | | | |
Title:
|
METHOD AND APPARATUS FOR AUTOMATIC CREATION AND PLACEMENT OF A FLOOR-PLAN REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/2009
|
Application #:
|
11460680
|
Filing Dt:
|
07/28/2006
|
Publication #:
|
|
Pub Dt:
|
12/14/2006
| | | | |
Title:
|
ENHANCED METHOD OF OPTIMIZING MULTIPLEX STRUCTURES AND MULTIPLEX CONTROL STRUCTURES IN RTL CODE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2009
|
Application #:
|
11465662
|
Filing Dt:
|
08/18/2006
|
Publication #:
|
|
Pub Dt:
|
02/21/2008
| | | | |
Title:
|
METHOD AND COMPUTER PROGRAM FOR STATIC TIMING ANALYSIS WITH DELAY DE-RATING AND CLOCK CONSERVATISM REDUCTION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2012
|
Application #:
|
11469028
|
Filing Dt:
|
08/31/2006
|
Publication #:
|
|
Pub Dt:
|
03/06/2008
| | | | |
Title:
|
INPUT/OUTPUT BUFFER INFORMATION SPECIFICATION (IBIS) MODEL GENERATION FOR MULTI-CHIP MODULES (MCM) AND SIMILAR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/10/2009
|
Application #:
|
11478044
|
Filing Dt:
|
06/29/2006
|
Publication #:
|
|
Pub Dt:
|
01/03/2008
| | | | |
Title:
|
AUTOMATIC GENERATION OF TIMING CONSTRAINTS FOR THE VALIDATION/SIGNOFF OF TEST STRUCTURES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/15/2009
|
Application #:
|
11509370
|
Filing Dt:
|
08/24/2006
|
Publication #:
|
|
Pub Dt:
|
02/28/2008
| | | | |
Title:
|
METHOD AND APPARATUS FOR FIXING BEST CASE HOLD TIME VIOLATIONS IN AN INTEGRATED CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
06/24/2008
|
Application #:
|
11538187
|
Filing Dt:
|
10/03/2006
|
Publication #:
|
|
Pub Dt:
|
06/26/2008
| | | | |
Title:
|
DEVICE FOR AVOIDING TIMING VIOLATIONS RESULTING FROM PROCESS DEFECTS IN A BACKFILLED METAL LAYER OF AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/27/2009
|
Application #:
|
11550448
|
Filing Dt:
|
10/18/2006
|
Publication #:
|
|
Pub Dt:
|
04/26/2007
| | | | |
Title:
|
METHODS AND APPARATUS FOR MAKING PLACEMENT SENSITIVE LOGIC MODIFICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/2009
|
Application #:
|
11551573
|
Filing Dt:
|
10/20/2006
|
Publication #:
|
|
Pub Dt:
|
03/01/2007
| | | | |
Title:
|
METHOD OF SELECTING CELLS IN LOGIC RESTRUCTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
09/01/2009
|
Application #:
|
11567986
|
Filing Dt:
|
12/07/2006
|
Publication #:
|
|
Pub Dt:
|
06/12/2008
| | | | |
Title:
|
CELL MODELING FOR INTEGRATED CIRCUIT DESIGN WITH CHARACTERIZATION OF UPSTREAM DRIVER STRENGTH
|
|
|
Patent #:
|
|
Issue Dt:
|
11/10/2009
|
Application #:
|
11610825
|
Filing Dt:
|
12/14/2006
|
Publication #:
|
|
Pub Dt:
|
06/19/2008
| | | | |
Title:
|
ELECTROSTATIC DISCHARGE DEVICE VERIFICATION IN AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/2009
|
Application #:
|
11634683
|
Filing Dt:
|
12/06/2006
|
Publication #:
|
|
Pub Dt:
|
06/12/2008
| | | | |
Title:
|
OPTIMIZATION OF FLIP FLOP INITIALIZATION STRUCTURES WITH RESPECT TO DESIGN SIZE AND DESIGN CLOSURE EFFORT FROM RTL TO NETLIST
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/2008
|
Application #:
|
11682914
|
Filing Dt:
|
03/07/2007
|
Publication #:
|
|
Pub Dt:
|
07/12/2007
| | | | |
Title:
|
METHOD OF GENERATING TEST PATTERNS TO EFFICIENTLY SCREEN INLINE RESISTANCE DELAY DEFECTS IN COMPLEX ASICS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/19/2011
|
Application #:
|
11693081
|
Filing Dt:
|
03/29/2007
|
Publication #:
|
|
Pub Dt:
|
10/02/2008
| | | | |
Title:
|
MODIFYING INTEGRATED CIRCUIT DESIGNS TO ACHIEVE MULTIPLE OPERATING FREQUENCY TARGETS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/2009
|
Application #:
|
11706943
|
Filing Dt:
|
02/13/2007
|
Publication #:
|
|
Pub Dt:
|
11/29/2007
| | | | |
Title:
|
SEQUENTIAL TESTER FOR LONGEST PREFIX SEARCH ENGINES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2010
|
Application #:
|
11724143
|
Filing Dt:
|
03/14/2007
|
Publication #:
|
|
Pub Dt:
|
09/18/2008
| | | | |
Title:
|
TRACE OPTIMIZATION IN FLATTENED NETLIST BY STORING AND RETRIEVING INTERMEDIATE RESULTS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/16/2010
|
Application #:
|
11724663
|
Filing Dt:
|
03/15/2007
|
Publication #:
|
|
Pub Dt:
|
07/12/2007
| | | | |
Title:
|
CUSTOMIZABLE DEVELOPMENT AND DEMONSTRATION PLATFORM FOR STRUCTURED ASICS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/23/2010
|
Application #:
|
11728366
|
Filing Dt:
|
03/26/2007
|
Publication #:
|
|
Pub Dt:
|
10/02/2008
| | | | |
Title:
|
GENERIC METHODOLOGY TO SUPPORT CHIP LEVEL INTEGRATION OF IP CORE INSTANCE CONSTRAINTS IN INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/24/2009
|
Application #:
|
11732092
|
Filing Dt:
|
04/02/2007
|
Publication #:
|
|
Pub Dt:
|
10/02/2008
| | | | |
Title:
|
CELL LIBRARY MANAGEMENT FOR POWER OPTIMIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/05/2010
|
Application #:
|
11749904
|
Filing Dt:
|
05/17/2007
|
Publication #:
|
|
Pub Dt:
|
11/22/2007
| | | | |
Title:
|
COMMAND-LANGUAGE-BASED FUNCTIONAL ENGINEERING CHANGE ORDER (ECO) IMPLEMENTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/2010
|
Application #:
|
11757200
|
Filing Dt:
|
06/01/2007
|
Publication #:
|
|
Pub Dt:
|
01/17/2008
| | | | |
Title:
|
DENSITY DRIVEN LAYOUT FOR RRAM CONFIGURATION MODULE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/2009
|
Application #:
|
11757229
|
Filing Dt:
|
06/01/2007
|
Publication #:
|
|
Pub Dt:
|
10/04/2007
| | | | |
Title:
|
RAMPTIME PROPAGATION ON DESIGNS WITH CYCLES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/2010
|
Application #:
|
11758975
|
Filing Dt:
|
06/06/2007
|
Publication #:
|
|
Pub Dt:
|
10/04/2007
| | | | |
Title:
|
DIGITAL GAUSSIAN NOISE SIMULATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
12/07/2010
|
Application #:
|
11765691
|
Filing Dt:
|
06/20/2007
|
Publication #:
|
|
Pub Dt:
|
12/25/2008
| | | | |
Title:
|
EFFICIENT CELL SWAPPING SYSTEM FOR LEAKAGE POWER REDUCTION IN A MULTI-THRESHOLD VOLTAGE PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2012
|
Application #:
|
11775956
|
Filing Dt:
|
07/11/2007
|
Publication #:
|
|
Pub Dt:
|
01/17/2008
| | | | |
Title:
|
GENERALIZED BIST FOR MULTIPORT MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
01/20/2009
|
Application #:
|
11832516
|
Filing Dt:
|
08/01/2007
|
Publication #:
|
|
Pub Dt:
|
01/24/2008
| | | | |
Title:
|
NQL - NETLIST QUERY LANGUAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/22/2011
|
Application #:
|
11849391
|
Filing Dt:
|
09/04/2007
|
Publication #:
|
|
Pub Dt:
|
03/05/2009
| | | | |
Title:
|
STATISTICAL DESIGN CLOSURE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/2010
|
Application #:
|
11946243
|
Filing Dt:
|
11/28/2007
|
Publication #:
|
|
Pub Dt:
|
03/27/2008
| | | | |
Title:
|
TIMING VIOLATION DEBUGGING INSIDE PLACE AND ROUTE TOOL
|
|
|
Patent #:
|
|
Issue Dt:
|
07/05/2011
|
Application #:
|
11949187
|
Filing Dt:
|
12/03/2007
|
Publication #:
|
|
Pub Dt:
|
06/04/2009
| | | | |
Title:
|
STAGED SCENARIO GENERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2011
|
Application #:
|
12015925
|
Filing Dt:
|
01/17/2008
|
Publication #:
|
|
Pub Dt:
|
07/23/2009
| | | | |
Title:
|
SIGNAL DELAY SKEW REDUCTION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
02/09/2010
|
Application #:
|
12046169
|
Filing Dt:
|
03/11/2008
|
Publication #:
|
|
Pub Dt:
|
07/03/2008
| | | | |
Title:
|
PROBABILISTIC NOISE ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/2013
|
Application #:
|
12072478
|
Filing Dt:
|
02/26/2008
|
Publication #:
|
|
Pub Dt:
|
08/27/2009
| | | | |
Title:
|
Multiple derating factor sets for delay calculation and library generation in multi-corner STA sign-off flow
|
|
|
Patent #:
|
|
Issue Dt:
|
02/22/2011
|
Application #:
|
12103825
|
Filing Dt:
|
04/16/2008
|
Publication #:
|
|
Pub Dt:
|
10/22/2009
| | | | |
Title:
|
ON CHIP LOCAL MOSFET SIZING
|
|
|
Patent #:
|
|
Issue Dt:
|
12/14/2010
|
Application #:
|
12109501
|
Filing Dt:
|
04/25/2008
|
Publication #:
|
|
Pub Dt:
|
10/29/2009
| | | | |
Title:
|
UNIFIED LAYER STACK ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/09/2013
|
Application #:
|
12111836
|
Filing Dt:
|
04/29/2008
|
Publication #:
|
|
Pub Dt:
|
10/29/2009
| | | | |
Title:
|
OPTIMIZATION OF LIBRARY SLEW RATIO BASED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/30/2010
|
Application #:
|
12117381
|
Filing Dt:
|
05/08/2008
|
Publication #:
|
|
Pub Dt:
|
11/12/2009
| | | | |
Title:
|
OPTIMIZING TEST CODE GENERATION FOR VERIFICATION ENVIRONMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/2011
|
Application #:
|
12117760
|
Filing Dt:
|
05/09/2008
|
Publication #:
|
|
Pub Dt:
|
09/04/2008
| | | | |
Title:
|
METHOD AND COMPUTER PROGRAM FOR CONFIGURING AN INTEGRATED CIRCUIT DESIGN FOR STATIC TIMING ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2012
|
Application #:
|
12120894
|
Filing Dt:
|
05/15/2008
|
Publication #:
|
|
Pub Dt:
|
11/19/2009
| | | | |
Title:
|
CHARACTERIZING PERFORMANCE OF AN ELECTRONIC SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2011
|
Application #:
|
12120965
|
Filing Dt:
|
05/15/2008
|
Publication #:
|
|
Pub Dt:
|
03/19/2009
| | | | |
Title:
|
RULES AND DIRECTIVES FOR VALIDATING CORRECT DATA USED IN THE DESIGN OF SEMICONDUCTOR PRODUCTS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/11/2011
|
Application #:
|
12122307
|
Filing Dt:
|
05/16/2008
|
Publication #:
|
|
Pub Dt:
|
10/23/2008
| | | | |
Title:
|
LANGUAGE AND TEMPLATES FOR USE IN THE DESIGN OF SEMICONDUCTOR PRODUCTS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/24/2011
|
Application #:
|
12144248
|
Filing Dt:
|
06/23/2008
|
Publication #:
|
|
Pub Dt:
|
12/24/2009
| | | | |
Title:
|
METHOD FOR ESTIMATION OF TRACE INFORMATION BANDWIDTH REQUIREMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/29/2009
|
Application #:
|
12150846
|
Filing Dt:
|
05/01/2008
|
Publication #:
|
|
Pub Dt:
|
08/28/2008
| | | | |
Title:
|
ACCURATE PIN-BASED MEMORY POWER MODEL USING ARC-BASED CHARACTERIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/11/2013
|
Application #:
|
12182330
|
Filing Dt:
|
07/30/2008
|
Title:
|
ELECTRONIC DESIGN AUTOMATION TOOL AND METHOD FOR EMPLOYING UNSENSITIZED CRITICAL PATH INFORMATION TO REDUCE LEAKAGE POWER IN AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/11/2011
|
Application #:
|
12186159
|
Filing Dt:
|
08/05/2008
|
Publication #:
|
|
Pub Dt:
|
11/27/2008
| | | | |
Title:
|
METHOD AND APPARATUS FOR MAPPING DESIGN MEMORIES TO INTEGRATED CIRCUIT LAYOUT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/18/2013
|
Application #:
|
12187464
|
Filing Dt:
|
08/07/2008
|
Publication #:
|
|
Pub Dt:
|
11/27/2008
| | | | |
Title:
|
Methods for Measurement and Prediction of Hold-Time and Exceeding Hold Time Limits Due to Cells with Tied Input Pins
|
|
|
Patent #:
|
|
Issue Dt:
|
06/28/2011
|
Application #:
|
12190784
|
Filing Dt:
|
08/13/2008
|
Title:
|
SYSTEM AND METHOD FOR REDUCING THE GENERATION OF INCONSEQUENTIAL VIOLATIONS RESULTING FROM TIMING ANALYSES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2012
|
Application #:
|
12193566
|
Filing Dt:
|
08/18/2008
|
Publication #:
|
|
Pub Dt:
|
02/18/2010
| | | | |
Title:
|
SYNTHESIZED LOGIC REPLACEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/10/2012
|
Application #:
|
12201575
|
Filing Dt:
|
08/29/2008
|
Publication #:
|
|
Pub Dt:
|
01/01/2009
| | | | |
Title:
|
VIRTUAL DATA REPRESENTATION THROUGH SELECTIVE BIDIRECTIONAL TRANSLATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/21/2011
|
Application #:
|
12206048
|
Filing Dt:
|
09/08/2008
|
Publication #:
|
|
Pub Dt:
|
06/04/2009
| | | | |
Title:
|
DUAL PATH STATIC TIMING ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2011
|
Application #:
|
12211238
|
Filing Dt:
|
09/16/2008
|
Publication #:
|
|
Pub Dt:
|
03/18/2010
| | | | |
Title:
|
WAIVER MECHANISM FOR PHYSICAL VERIFICATION OF SYSTEM DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/24/2012
|
Application #:
|
12212736
|
Filing Dt:
|
09/18/2008
|
Publication #:
|
|
Pub Dt:
|
09/17/2009
| | | | |
Title:
|
AUTOMATED SPECIFICATION BASED FUNCTIONAL TEST GENERATION INFRASTRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/03/2012
|
Application #:
|
12229446
|
Filing Dt:
|
08/22/2008
|
Publication #:
|
|
Pub Dt:
|
12/25/2008
| | | | |
Title:
|
DISABLING UNUSED IO RESOURCES IN PLATFORM-BASED INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/07/2012
|
Application #:
|
12240210
|
Filing Dt:
|
09/29/2008
|
Publication #:
|
|
Pub Dt:
|
04/01/2010
| | | | |
Title:
|
DESIGN OPTIMIZATION WITH ADAPTIVE BODY BIASING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/16/2011
|
Application #:
|
12243768
|
Filing Dt:
|
10/01/2008
|
Publication #:
|
|
Pub Dt:
|
04/01/2010
| | | | |
Title:
|
CONTROL SIGNAL SOURCE REPLICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/30/2013
|
Application #:
|
12247992
|
Filing Dt:
|
10/08/2008
|
Publication #:
|
|
Pub Dt:
|
11/12/2009
| | | | |
Title:
|
CRITICAL PATH MONITOR FOR AN INTEGRATED CIRCUIT AND METHOD OF OPERATION THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2011
|
Application #:
|
12248016
|
Filing Dt:
|
10/08/2008
|
Publication #:
|
|
Pub Dt:
|
11/12/2009
| | | | |
Title:
|
ELECTRONIC DESIGN AUTOMATION TOOL AND METHOD FOR OPTIMIZING THE PLACEMENT OF PROCESS MONITORS IN AN INTEGRATED CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2012
|
Application #:
|
12248187
|
Filing Dt:
|
10/09/2008
|
Publication #:
|
|
Pub Dt:
|
04/16/2009
| | | | |
Title:
|
LOW DEPTH CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
03/12/2013
|
Application #:
|
12248677
|
Filing Dt:
|
10/09/2008
|
Publication #:
|
|
Pub Dt:
|
04/15/2010
| | | | |
Title:
|
CHANNEL LENGTH SCALING FOR FOOTPRINT COMPATIBLE DIGITAL LIBRARY CELL DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2012
|
Application #:
|
12251088
|
Filing Dt:
|
10/14/2008
|
Publication #:
|
|
Pub Dt:
|
04/15/2010
| | | | |
Title:
|
CIRCUIT TIMING ANALYSIS INCORPORATING THE EFFECTS OF TEMPERATURE INVERSION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/17/2012
|
Application #:
|
12251110
|
Filing Dt:
|
10/14/2008
|
Publication #:
|
|
Pub Dt:
|
04/15/2010
| | | | |
Title:
|
REDUCING PATH DELAY SENSITIVITY TO TEMPERATURE VARIATION IN TIMING-CRITICAL PATHS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/2011
|
Application #:
|
12315998
|
Filing Dt:
|
12/09/2008
|
Publication #:
|
|
Pub Dt:
|
04/09/2009
| | | | |
Title:
|
METHOD AND SYSTEM FOR OUTPUTTING A SEQUENCE OF COMMANDS AND DATA DESCRIBED BY A FLOWCHART
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2011
|
Application #:
|
12336104
|
Filing Dt:
|
12/16/2008
|
Publication #:
|
|
Pub Dt:
|
04/16/2009
| | | | |
Title:
|
DECODER USING A MEMORY FOR STORING STATE METRICS IMPLEMENTING A DECODER TRELLIS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/08/2013
|
Application #:
|
12336472
|
Filing Dt:
|
12/16/2008
|
Publication #:
|
|
Pub Dt:
|
06/17/2010
| | | | |
Title:
|
METHOD FOR GENERATING TEST PATTERNS FOR SMALL DELAY DEFECTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/10/2012
|
Application #:
|
12340234
|
Filing Dt:
|
12/19/2008
|
Publication #:
|
|
Pub Dt:
|
06/18/2009
| | | | |
Title:
|
MOMENT COMPUTATION ALGORITHMS IN VLSI SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/07/2012
|
Application #:
|
12347916
|
Filing Dt:
|
12/31/2008
|
Publication #:
|
|
Pub Dt:
|
07/01/2010
| | | | |
Title:
|
ARCHITECTURALLY INDEPENDENT NOISE SENSITIVITY ANALYSIS OF INTEGRATED CIRCUITS HAVING A MEMORY STORAGE DEVICE AND A NOISE SENSITIVITY ANALYZER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/2014
|
Application #:
|
12364918
|
Filing Dt:
|
02/03/2009
|
Publication #:
|
|
Pub Dt:
|
02/04/2010
| | | | |
Title:
|
METHODS FOR DESIGNING INTEGRATED CIRCUITS EMPLOYING VOLTAGE SCALING AND INTEGRATED CIRCUITS DESIGNED THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/02/2012
|
Application #:
|
12365010
|
Filing Dt:
|
02/03/2009
|
Publication #:
|
|
Pub Dt:
|
02/11/2010
| | | | |
Title:
|
SYSTEMATIC, NORMALIZED METRIC FOR ANALYZING AND COMPARING OPTIMIZATION TECHNIQUES FOR INTEGRATED CIRCUITS EMPLOYING VOLTAGE SCALING AND INTEGRATED CIRCUITS DESIGNED THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/2011
|
Application #:
|
12365084
|
Filing Dt:
|
02/03/2009
|
Publication #:
|
|
Pub Dt:
|
11/12/2009
| | | | |
Title:
|
SYSTEMATIC BENCHMARKING SYSTEM AND METHOD FOR STANDARDIZED DATA CREATION, ANALYSIS AND COMPARISON OF SEMICONDUCTOR TECHNOLOGY NODE CHARACTERISTICS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/17/2013
|
Application #:
|
12388741
|
Filing Dt:
|
02/19/2009
|
Publication #:
|
|
Pub Dt:
|
06/11/2009
| | | | |
Title:
|
INTELLIGENT TIMING ANALYSIS AND CONSTRAINT GENERATION GUI
|
|
|
Patent #:
|
|
Issue Dt:
|
12/18/2012
|
Application #:
|
12421198
|
Filing Dt:
|
04/09/2009
|
Publication #:
|
|
Pub Dt:
|
10/14/2010
| | | | |
Title:
|
AUTOMATED TIMING OPTIMIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/20/2013
|
Application #:
|
12421481
|
Filing Dt:
|
04/09/2009
|
Publication #:
|
|
Pub Dt:
|
10/14/2010
| | | | |
Title:
|
METHOD AND AN APPARATUS FOR EVALUATING SMALL DELAY DEFECT COVERAGE OF A TEST PATTERN SET ON AN IC
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2012
|
Application #:
|
12423001
|
Filing Dt:
|
04/14/2009
|
Publication #:
|
|
Pub Dt:
|
10/14/2010
| | | | |
Title:
|
SYSTEM AND METHOD FOR CLOCK OPTIMIZATION TO ACHIEVE TIMING SIGNOFF IN AN ELECTRONIC CIRCUIT AND ELECTRONIC DESIGN AUTOMATION TOOL INCORPORATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/17/2012
|
Application #:
|
12432996
|
Filing Dt:
|
04/30/2009
|
Publication #:
|
|
Pub Dt:
|
08/20/2009
| | | | |
Title:
|
I/O PLANNING WITH LOCK AND INSERTION FEATURES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/17/2012
|
Application #:
|
12463509
|
Filing Dt:
|
05/11/2009
|
Publication #:
|
|
Pub Dt:
|
09/10/2009
| | | | |
Title:
|
AUTOMATION OF TIE CELL INSERTION, OPTIMIZATION AND REPLACEMENT BY SCAN FLIP-FLOPS TO INCREASE FAULT COVERAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/2012
|
Application #:
|
12508320
|
Filing Dt:
|
07/23/2009
|
Publication #:
|
|
Pub Dt:
|
01/28/2010
| | | | |
Title:
|
METHOD AND APPARATUS FOR GENERATING MEMORY MODELS AND TIMING DATABASE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2012
|
Application #:
|
12508898
|
Filing Dt:
|
07/24/2009
|
Publication #:
|
|
Pub Dt:
|
01/27/2011
| | | | |
Title:
|
GENERATING INTEGRATED CIRCUIT FLOORPLAN LAYOUTS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2012
|
Application #:
|
12510082
|
Filing Dt:
|
07/27/2009
|
Publication #:
|
|
Pub Dt:
|
01/27/2011
| | | | |
Title:
|
ESTABLISHING BENCHMARKS FOR ANALYZING BENEFITS ASSOCIATED WITH VOLTAGE SCALING, ANALYZING THE BENEFITS AND AN APPARATUS THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/07/2012
|
Application #:
|
12510104
|
Filing Dt:
|
07/27/2009
|
Publication #:
|
|
Pub Dt:
|
01/27/2011
| | | | |
Title:
|
METHOD FOR DESIGNING INTEGRATED CIRCUITS EMPLOYING A PARTITIONED HIERARCHICAL DESIGN FLOW AND AN APPARATUS EMPLOYING THE METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/2012
|
Application #:
|
12510122
|
Filing Dt:
|
07/27/2009
|
Publication #:
|
|
Pub Dt:
|
01/27/2011
| | | | |
Title:
|
METHODS FOR DESIGNING INTEGRATED CIRCUITS EMPLOYING CONTEXT-SENSITIVE AND PROGRESSIVE RULES AND AN APPARATUS EMPLOYING ONE OF THE METHODS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/09/2013
|
Application #:
|
12576775
|
Filing Dt:
|
10/09/2009
|
Publication #:
|
|
Pub Dt:
|
02/04/2010
| | | | |
Title:
|
BASE PLATFORMS WITH COMBINED ASIC AND FPGA FEATURES AND PROCESS OF USING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
12/11/2012
|
Application #:
|
12608469
|
Filing Dt:
|
10/29/2009
|
Publication #:
|
|
Pub Dt:
|
02/25/2010
| | | | |
Title:
|
SPECIAL ENGINEERING CHANGE ORDER CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/2012
|
Application #:
|
12695396
|
Filing Dt:
|
01/28/2010
|
Publication #:
|
|
Pub Dt:
|
05/27/2010
| | | | |
Title:
|
GENERATION OF AN EXTRACTED TIMING MODEL FILE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/12/2013
|
Application #:
|
12779312
|
Filing Dt:
|
05/13/2010
|
Publication #:
|
|
Pub Dt:
|
09/09/2010
| | | | |
Title:
|
TIMING VIOLATION DEBUGGING INSIDE PLACE AND ROUTE TOOL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/27/2012
|
Application #:
|
12791260
|
Filing Dt:
|
06/01/2010
|
Publication #:
|
|
Pub Dt:
|
11/18/2010
| | | | |
Title:
|
METHOD AND APPARATUS OF CORE TIMING PREDICTION OF CORE LOGIC IN THE CHIP-LEVEL IMPLEMENTATION PROCESS THROUGH AN OVER-CORE WINDOW ON A CHIP-LEVEL ROUTING LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
12/11/2012
|
Application #:
|
12836274
|
Filing Dt:
|
07/14/2010
|
Publication #:
|
|
Pub Dt:
|
01/19/2012
| | | | |
Title:
|
IMPLEMENTING AND CHECKING ELECTRONIC CIRCUITS WITH FLEXIBLE RAMPTIME LIMITS AND TOOLS FOR PERFORMING THE SAME
|
|