Total properties:
497
Page
3
of
5
Pages:
1 2 3 4 5
|
|
Patent #:
|
|
Issue Dt:
|
06/19/2001
|
Application #:
|
09496365
|
Filing Dt:
|
02/02/2000
|
Title:
|
Method of aligning nanowires
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2003
|
Application #:
|
09496367
|
Filing Dt:
|
02/02/2000
|
Title:
|
METHOD AND APPARATUS FOR TESTING MICROARCHITECTURAL FEATURES BY USING TESTS WRITTEN IN MICROCODE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2005
|
Application #:
|
09497533
|
Filing Dt:
|
02/03/2000
|
Title:
|
IDENTIFYING EXECUTION READY INSTRUCTIONS AND ALLOCATING PORTS ASSOCIATED WITH EXECUTION RESOURCES IN AN OUT-OF-ORDER PROCESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
09/23/2003
|
Application #:
|
09502366
|
Filing Dt:
|
02/18/2000
|
Title:
|
METHOD AND APPARATUS FOR VERIFYING THE FINE-GRAINED CORRECTNESS OF A BEHAVIORAL MODEL OF A CENTRAL PROCESSOR UNIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/30/2001
|
Application #:
|
09504598
|
Filing Dt:
|
02/15/2000
|
Title:
|
Clock wave noise reducer
|
|
|
Patent #:
|
|
Issue Dt:
|
05/25/2004
|
Application #:
|
09504984
|
Filing Dt:
|
02/15/2000
|
Title:
|
APPARATUS AND METHOD FOR INCREASING PERFORMANCE OF MULTIPLIERS UTILIZING REGULAR SUMMATION CIRCUITRY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/11/2003
|
Application #:
|
09506972
|
Filing Dt:
|
02/18/2000
|
Title:
|
APPARATUS AND METHOD FOR SHIFT REGISTER RATE CONTROL OF MICROPROCESSOR INSTRUCTION PREFETCHES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2004
|
Application #:
|
09507033
|
Filing Dt:
|
02/18/2000
|
Title:
|
UNIFIED CACHE PORT CONSOLIDATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/25/2003
|
Application #:
|
09507508
|
Filing Dt:
|
02/18/2000
|
Title:
|
METHOD TO REDUCE SKEW IN CLOCK SIGNAL DISTRIBUTION USING BALANCED WIRE WIDTHS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/18/2001
|
Application #:
|
09507862
|
Filing Dt:
|
02/22/2000
|
Title:
|
Multi-bit comparator
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2004
|
Application #:
|
09510274
|
Filing Dt:
|
02/21/2000
|
Title:
|
LINEAR SUMMATION MULTIPLIER ARRAY IMPLEMENTATION FOR BOTH SIGNED AND UNSIGNED MULTIPLICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2003
|
Application #:
|
09510371
|
Filing Dt:
|
02/22/2000
|
Title:
|
MANAGEMENT OF UNCOMMITTED REGISTER VALUES DURING RANDOM PROGRAM GENERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2004
|
Application #:
|
09510974
|
Filing Dt:
|
02/21/2000
|
Title:
|
RESISTANCE AND CAPACITANCE ESTIMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/2002
|
Application #:
|
09514484
|
Filing Dt:
|
02/28/2000
|
Title:
|
THREE-DIMENSIONAL INTERCONNECT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/25/2001
|
Application #:
|
09516989
|
Filing Dt:
|
03/01/2000
|
Title:
|
Nanoscale patterning for the formation of extensive wires
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2001
|
Application #:
|
09517369
|
Filing Dt:
|
03/02/2000
|
Title:
|
Space-efficient multi-cycle barrel shifter circuit
|
|
|
Patent #:
|
|
Issue Dt:
|
11/13/2001
|
Application #:
|
09539285
|
Filing Dt:
|
03/30/2000
|
Publication #:
|
|
Pub Dt:
|
11/29/2001
| | | | |
Title:
|
Protective cover for a printed circuit board electrical connector
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2004
|
Application #:
|
09541253
|
Filing Dt:
|
04/03/2000
|
Title:
|
METHOD AND APPARATUS FOR PERMUTING CODE SEQUENCES AND INTIAL CONTEXT OF CODE SEQUENCES FOR IMPROVED ELECTRIC VERIFICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/2003
|
Application #:
|
09541423
|
Filing Dt:
|
04/03/2000
|
Title:
|
METHOD AND APPARATUS FOR IMPROVING ELECTRICAL VERIFICATION THROUGHPUT VIA COMPARISON OF OPERATING-POINT DIFFERENTIATED TEST RESULTS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2003
|
Application #:
|
09549233
|
Filing Dt:
|
04/13/2000
|
Title:
|
SYSTEM AND METHOD FOR PARALLEL TESTING OF IEEE 1149.1 COMPLIANT INTEGRATED CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/12/2001
|
Application #:
|
09553737
|
Filing Dt:
|
04/20/2000
|
Title:
|
Delaying clock and data signals to force synchronous operation in digital systems that determine phase relationships between clocks with related frequencies
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/2003
|
Application #:
|
09560191
|
Filing Dt:
|
04/28/2000
|
Publication #:
|
|
Pub Dt:
|
06/05/2003
| | | | |
Title:
|
PROGRAMMABLE DELAY ELEMENTS FOR SOURCE SYNCHRONOUS LINK FUNCTION DESIGN VERIFICATION THROUGH SIMULATION
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/2004
|
Application #:
|
09560192
|
Filing Dt:
|
04/28/2000
|
Title:
|
A SYSTEM AND METHOD FOR SELECTIVELY RECONFIGURING BYTES BETWEEN TWO PROCESSORS AND A MEMORY BASED ON A CONTROL SIGNAL SENT IN THE ADDRESS BUS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/10/2004
|
Application #:
|
09561814
|
Filing Dt:
|
04/29/2000
|
Title:
|
DYNAMIC SYSTEM CONFIGURATION FOR FUNCTIONAL DESIGN VERIFICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/11/2004
|
Application #:
|
09562585
|
Filing Dt:
|
04/29/2000
|
Title:
|
BACK PRESSURE TEST FIXTURE TO ALLOW PROBING OF INTEGRATED CIRCUIT PACKAGE SIGNALS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/13/2001
|
Application #:
|
09562596
|
Filing Dt:
|
04/29/2000
|
Title:
|
Effective netlength calculation
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2003
|
Application #:
|
09563001
|
Filing Dt:
|
04/29/2000
|
Title:
|
MANIPULATION OF HARDWARE CONTROL STATUS REGISTERS VIA BOUNDARY SCAN
|
|
|
Patent #:
|
|
Issue Dt:
|
05/27/2003
|
Application #:
|
09563006
|
Filing Dt:
|
04/29/2000
|
Title:
|
HIGH SPEED DEVICE EMULATION COMPUTER SYSTEM TESTER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/04/2003
|
Application #:
|
09565017
|
Filing Dt:
|
05/04/2000
|
Title:
|
SPECULATIVE PRE-FETCHING ADDITIONAL LINE ON CACHE MISS IF NO REQUEST PENDING IN OUT-OF-ORDER PROCESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2003
|
Application #:
|
09566765
|
Filing Dt:
|
05/08/2000
|
Title:
|
METHOD FOR PERFORMING ELECTRICAL RULES CHECKS ON DIGITAL CIRCUITS WITH MUTUALLY EXCLUSIVE SIGNALS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/07/2003
|
Application #:
|
09571467
|
Filing Dt:
|
05/16/2000
|
Title:
|
METHOD FOR FLASHING ESCD AND VARIABLES INTO A ROM
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/2001
|
Application #:
|
09578968
|
Filing Dt:
|
05/25/2000
|
Title:
|
Characterization of sense amplifiers
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/2003
|
Application #:
|
09586167
|
Filing Dt:
|
06/01/2000
|
Title:
|
METHOD FOR TRANSLATING CONDITIONAL EXPRESSIONS FROM A NON-VERILOG HARDWARE DESCRIPTION LANGUAGE TO VERILOG HARDWARE DESCRIPTION LANGUAGE WHILE PRESERVING STRUCTURE SUITABLE FOR LOGIC SYNTHESIS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/07/2004
|
Application #:
|
09595036
|
Filing Dt:
|
06/15/2000
|
Title:
|
MOTHOD OF DETERMINING DC MARGIN OF A LATCH
|
|
|
Patent #:
|
|
Issue Dt:
|
11/19/2002
|
Application #:
|
09614032
|
Filing Dt:
|
07/11/2000
|
Title:
|
AUTO-CONTACTOR SYSTEM AND METHOD FOR GENERATING VARIABLE SIZE CONTACTS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2003
|
Application #:
|
09615343
|
Filing Dt:
|
07/12/2000
|
Title:
|
METHOD FOR AUTOMATING VALIDATION OF INTEGRATED CIRCUIT TEST LOGIC
|
|
|
Patent #:
|
|
Issue Dt:
|
12/14/2004
|
Application #:
|
09618405
|
Filing Dt:
|
07/18/2000
|
Title:
|
CLOCK SYNCHRONIZATION CIRCUIT AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
09/23/2003
|
Application #:
|
09624790
|
Filing Dt:
|
07/25/2000
|
Title:
|
METHOD FOR TRANSLATING CONDITIONAL EXPRESSIONS FROM A NON-VERILOG HARDWARE DESCRIPTION LANGUAGE TO VERILOG HARDWARE DESCRIPTION LANGUAGE WHILE PRESERVING STRUCTURE SUITABLE FOR LOGIC SYNTHESIS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/23/2003
|
Application #:
|
09625138
|
Filing Dt:
|
07/25/2000
|
Title:
|
DESIGN INFORMATION EXCHANGE SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/06/2004
|
Application #:
|
09639613
|
Filing Dt:
|
08/15/2000
|
Title:
|
ELECTRICAL RULES CHECKER SYSTEM AND METHOD USING TRI-STATE LOGIC FOR ELECTRICAL RULE CHECKS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/30/2003
|
Application #:
|
09651948
|
Filing Dt:
|
08/31/2000
|
Title:
|
METHOD AND SYSTEM FOR ABSORBING DEFECTS IN HIGH PERFORMANCE MICROPROCESSOR WITH A LARGE N-WAY SET ASSOCIATIVE CACHE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/14/2003
|
Application #:
|
09652985
|
Filing Dt:
|
08/31/2000
|
Title:
|
COHERENT TRANSLATION LOOK-ASIDE BUFFER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2003
|
Application #:
|
09657552
|
Filing Dt:
|
09/08/2000
|
Title:
|
CACHE MANAGEMENT SYSTEM USING HASHING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/03/2004
|
Application #:
|
09663307
|
Filing Dt:
|
09/15/2000
|
Title:
|
APPARATUS AND METHOD FOR FAST MEMORY FAULT ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/2005
|
Application #:
|
09670855
|
Filing Dt:
|
09/26/2000
|
Title:
|
DETERMINISTIC TESTING OF EDGE-TRIGGERED LOGIC
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/2002
|
Application #:
|
09672536
|
Filing Dt:
|
09/28/2000
|
Title:
|
SYSTEM AND METHOD FOR TESTING A MICROPROCESSOR WITH AN ONBOARD TEST VECTOR GENERATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2003
|
Application #:
|
09723825
|
Filing Dt:
|
11/28/2000
|
Title:
|
METHOD FOR ENSURING MAXIMUM BANDWIDTH ON ACCESSES TO STRIDED VECTORS IN A BANK-INTERLEAVED CACHE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/22/2005
|
Application #:
|
09727188
|
Filing Dt:
|
11/30/2000
|
Publication #:
|
|
Pub Dt:
|
05/30/2002
| | | | |
Title:
|
METHOD AND APPARATUS FOR GENERATING TRANSACTION-BASED STIMULUS FOR SIMULATION OF VLSI CIRCUITS USING EVENT COVERAGE ANALYSIS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/16/2003
|
Application #:
|
09755719
|
Filing Dt:
|
01/04/2001
|
Publication #:
|
|
Pub Dt:
|
07/04/2002
| | | | |
Title:
|
APPARATUS AND METHOD FOR SPECULATIVE PREFETCHING AFTER DATA CACHE MISSES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/11/2003
|
Application #:
|
09769552
|
Filing Dt:
|
01/25/2001
|
Publication #:
|
|
Pub Dt:
|
07/25/2002
| | | | |
Title:
|
METHOD AND APPARATUS FOR ADAPTIVELY BYPASSING ONE OR MORE LEVELS OF A CACHE HIERARCHY
|
|
|
Patent #:
|
|
Issue Dt:
|
09/09/2003
|
Application #:
|
09782001
|
Filing Dt:
|
02/12/2001
|
Publication #:
|
|
Pub Dt:
|
08/15/2002
| | | | |
Title:
|
METHOD AND SYSTEM FOR ANALYZING A VLSI CIRCUIT DESIGN
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/2003
|
Application #:
|
09782233
|
Filing Dt:
|
02/12/2001
|
Publication #:
|
|
Pub Dt:
|
08/15/2002
| | | | |
Title:
|
METHOD AND SYSTEM FOR FINDING STATIC NAND AND NOR GATES WITHIN A CIRCUIT AND IDENTIFYING THE CONSTITUENT FETS FOR EACH GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/19/2005
|
Application #:
|
09800939
|
Filing Dt:
|
03/07/2001
|
Publication #:
|
|
Pub Dt:
|
09/12/2002
| | | | |
Title:
|
Multi-section foldable memory device
|
|
|
Patent #:
|
|
Issue Dt:
|
09/14/2004
|
Application #:
|
09811299
|
Filing Dt:
|
03/16/2001
|
Publication #:
|
|
Pub Dt:
|
09/19/2002
| | | | |
Title:
|
ACCELEROMETER USING FIELD EMITTER TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2004
|
Application #:
|
09812660
|
Filing Dt:
|
03/19/2001
|
Publication #:
|
|
Pub Dt:
|
12/19/2002
| | | | |
Title:
|
SYSTEM AND METHOD OF DETERMINING THE NOISE SENSITIVITY CHARACTERIZATION FOR AN UNKNOWN CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2003
|
Application #:
|
09815844
|
Filing Dt:
|
03/21/2001
|
Publication #:
|
|
Pub Dt:
|
11/21/2002
| | | | |
Title:
|
FABRICATING A MOLECULAR ELECTRONIC DEVICE HAVING A PROTECTIVE BARRIER LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2005
|
Application #:
|
09815913
|
Filing Dt:
|
03/22/2001
|
Publication #:
|
|
Pub Dt:
|
11/21/2002
| | | | |
Title:
|
SCANNING PROBE BASED LITHOGRAPHIC ALIGNMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2004
|
Application #:
|
09815922
|
Filing Dt:
|
03/22/2001
|
Publication #:
|
|
Pub Dt:
|
11/21/2002
| | | | |
Title:
|
PASSIVATION LAYER FOR MOLECULAR ELECTRONIC DEVICE FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/2003
|
Application #:
|
09824427
|
Filing Dt:
|
04/02/2001
|
Publication #:
|
|
Pub Dt:
|
10/03/2002
| | | | |
Title:
|
METHOD AND APPARATUS FOR PROGRAMMING A PASTE DISPENSING MACHINE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/2004
|
Application #:
|
09827768
|
Filing Dt:
|
04/07/2001
|
Publication #:
|
|
Pub Dt:
|
10/10/2002
| | | | |
Title:
|
MEMORY CONTROLLER WITH 1X/MX WRITE CAPABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2003
|
Application #:
|
09836061
|
Filing Dt:
|
04/16/2001
|
Publication #:
|
|
Pub Dt:
|
10/17/2002
| | | | |
Title:
|
ELECTRONIC DEVICE SEALED UNDER VACUUM CONTAINING A GETTER AND METHOD OF OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/17/2002
|
Application #:
|
09845384
|
Filing Dt:
|
04/30/2001
|
Publication #:
|
|
Pub Dt:
|
12/19/2002
| | | | |
Title:
|
METHOD FOR CALCULATING THE P/N RATIO OF A STATIC GATE BASED ON INPUT VOLTAGES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/22/2004
|
Application #:
|
09846047
|
Filing Dt:
|
04/30/2001
|
Publication #:
|
|
Pub Dt:
|
11/14/2002
| | | | |
Title:
|
SILICON-BASED DIELECTRIC TUNNELING EMITTER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/24/2004
|
Application #:
|
09846127
|
Filing Dt:
|
04/30/2001
|
Publication #:
|
|
Pub Dt:
|
11/14/2002
| | | | |
Title:
|
ANNEALED TUNNELING EMITTER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2004
|
Application #:
|
09846135
|
Filing Dt:
|
04/30/2001
|
Title:
|
BISTABLE MOLECULAR MECHANICAL DEVICES WITH A MIDDLE ROTATING SEGMENT ACTIVATED BY AN ELECTRIC FIELD FOR ELECTRONIC SWITCHING, GATING, AND MEMORY APPLICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/2003
|
Application #:
|
09872809
|
Filing Dt:
|
05/31/2001
|
Title:
|
FAST COMPUTATION OF TRUTH TABLES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/06/2004
|
Application #:
|
09873874
|
Filing Dt:
|
06/04/2001
|
Publication #:
|
|
Pub Dt:
|
12/05/2002
| | | | |
Title:
|
METHOD AND APPARATUS FOR THE REAL TIME MANIPULATION OF A TEST VECTOR TO ACCESS THE MICROPROCESSOR STATE MACHINE INFORMATION USING THE INTEGRATED DEBUG TRIGGER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2003
|
Application #:
|
09880158
|
Filing Dt:
|
06/12/2001
|
Publication #:
|
|
Pub Dt:
|
12/12/2002
| | | | |
Title:
|
METHOD FOR FABRICATING TINY FIELD EMITTER TIPS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/18/2003
|
Application #:
|
09880160
|
Filing Dt:
|
06/12/2001
|
Publication #:
|
|
Pub Dt:
|
12/12/2002
| | | | |
Title:
|
METHOD FOR LOW-TEMPERATURE SHARPENING OF SILICON-BASED FIELD EMITTER TIPS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/06/2004
|
Application #:
|
09881981
|
Filing Dt:
|
06/14/2001
|
Publication #:
|
|
Pub Dt:
|
12/19/2002
| | | | |
Title:
|
INTEGRATED FOCUSING EMITTER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/25/2004
|
Application #:
|
09882933
|
Filing Dt:
|
06/14/2001
|
Publication #:
|
|
Pub Dt:
|
12/19/2002
| | | | |
Title:
|
FOCUSING LENS FOR ELECTRON EMITTER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/18/2002
|
Application #:
|
09886355
|
Filing Dt:
|
06/20/2001
|
Publication #:
|
|
Pub Dt:
|
11/22/2001
| | | | |
Title:
|
NANOSCALE PATTERNING FOR THE FORMATION OF EXTENSIVE WIRES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/12/2002
|
Application #:
|
09894143
|
Filing Dt:
|
06/29/2001
|
Title:
|
METHODS FOR REDUCING THE NUMBER OF INTERCONNECTS TO THE PIRM MEMORY MODULE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/15/2003
|
Application #:
|
09896472
|
Filing Dt:
|
06/29/2001
|
Publication #:
|
|
Pub Dt:
|
01/09/2003
| | | | |
Title:
|
ELECTRICALLY-COUPLED MECHANICAL BAND-PASS FILTER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/29/2003
|
Application #:
|
09896480
|
Filing Dt:
|
06/29/2001
|
Publication #:
|
|
Pub Dt:
|
01/02/2003
| | | | |
Title:
|
APPARATUS AND FABRICATION PROCESS TO REDUCE CROSSTALK IN PIRM MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
09900662
|
Filing Dt:
|
07/06/2001
|
Publication #:
|
|
Pub Dt:
|
01/09/2003
| | | | |
Title:
|
DATA STORAGE DEVICE INCLUDING NANOTUBE ELECTRON SOURCES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/30/2002
|
Application #:
|
09903927
|
Filing Dt:
|
07/12/2001
|
Title:
|
EDGE-TRIGGERED, SELF-RESETTING PULSE GENERATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2003
|
Application #:
|
09909480
|
Filing Dt:
|
07/20/2001
|
Title:
|
AUTOMATED CREATION OF POWER DISTRIBUTION GRIDS FOR TILED CELL ARRAYS IN INTEGRATED CIRCUIT DESIGNS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/2004
|
Application #:
|
09910530
|
Filing Dt:
|
07/20/2001
|
Publication #:
|
|
Pub Dt:
|
01/23/2003
| | | | |
Title:
|
DATA STORAGE DEVICES WITH WAFER ALIGNMENT COMPENSATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2003
|
Application #:
|
09911974
|
Filing Dt:
|
07/24/2001
|
Publication #:
|
|
Pub Dt:
|
01/30/2003
| | | | |
Title:
|
OPTICALLY PROGRAMMABLE ADDRESS LOGIC FOR SOLID STATE DIODE-BASED MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/02/2005
|
Application #:
|
09915531
|
Filing Dt:
|
07/27/2001
|
Publication #:
|
|
Pub Dt:
|
01/30/2003
| | | | |
Title:
|
SYSTEM AND METHOD FOR DETERMINING A PLURALITY OF CLOCK DELAY VALUES USING AN OPTIMIZATION ALGORITHM
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2003
|
Application #:
|
09916544
|
Filing Dt:
|
07/27/2001
|
Title:
|
METHOD OF AUTOMATICALLY FINDING AND FIXING MIN-TIME VIOLATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/2004
|
Application #:
|
09917650
|
Filing Dt:
|
07/31/2001
|
Publication #:
|
|
Pub Dt:
|
02/06/2003
| | | | |
Title:
|
METHOD AND APPARATUS FOR USING AN EXCIMER LASER TO PATTERN ELECTRODEPOSITED PHOTORESIST
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/2003
|
Application #:
|
09921847
|
Filing Dt:
|
08/03/2001
|
Title:
|
METHOD OF SIMULTANEOUSLY DISPLAYING SCHEMATIC AND TIMING DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
02/07/2006
|
Application #:
|
09927204
|
Filing Dt:
|
08/10/2001
|
Title:
|
ENABLING VERIFICATION OF A MINIMAL LEVEL SENSITIVE TIMING ABSTRACTION MODEL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/2003
|
Application #:
|
09927220
|
Filing Dt:
|
08/10/2001
|
Title:
|
MODELING CIRCUIT ENVIRONMENTAL SENSITIVITY OF A MINIMAL LEVEL SENSITIVE TIMING ABSTRACTION MODEL
|
|
|
Patent #:
|
|
Issue Dt:
|
06/17/2003
|
Application #:
|
09927856
|
Filing Dt:
|
08/10/2001
|
Title:
|
MINIMAL LEVEL SENSITIVE TIMING REPRESENTATIVE OF A CIRCUIT PATH
|
|
|
Patent #:
|
|
Issue Dt:
|
08/19/2003
|
Application #:
|
09927857
|
Filing Dt:
|
08/10/2001
|
Title:
|
IMPROVED LOAD SENSITIVITY MODELING IN A MINIMAL LEVEL SENSITIVE TIMING ABSTRACTION MODEL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/05/2003
|
Application #:
|
09928161
|
Filing Dt:
|
08/10/2001
|
Title:
|
MINIMAL LEVEL SENSITIVE TIMING ABSTRACTION MODEL CAPABLE OF BEING USED IN GENERAL STATIC TIMING ANALYSIS TOOLS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/19/2005
|
Application #:
|
09944516
|
Filing Dt:
|
08/31/2001
|
Publication #:
|
|
Pub Dt:
|
04/11/2002
| | | | |
Title:
|
ANTI-STARVATION INTERRUPT PROTOCOL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/03/2002
|
Application #:
|
09947809
|
Filing Dt:
|
09/05/2001
|
Title:
|
APPARATUS AND METHOD FOR IMPLEMENTING A MULTIPLEXER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/2005
|
Application #:
|
09968416
|
Filing Dt:
|
09/29/2001
|
Publication #:
|
|
Pub Dt:
|
04/03/2003
| | | | |
Title:
|
PROGRESSIVE CPU SLEEP STATE DUTY CYCLE TO LIMIT PEAK POWER OF MULTIPLE COMPUTERS ON SHARED POWER DISTRIBUTION UNIT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/20/2003
|
Application #:
|
09972052
|
Filing Dt:
|
10/09/2001
|
Publication #:
|
|
Pub Dt:
|
04/10/2003
| | | | |
Title:
|
SYSTEM FOR IMPROVING CIRCUIT SIMULATIONS BY UTILIZING A SIMPLIFIED CIRCUIT MODEL BASED ON EFFECTIVE CAPACITANCE AND INDUCTANCE VALUES
|
|
|
Patent #:
|
|
Issue Dt:
|
09/30/2003
|
Application #:
|
09972430
|
Filing Dt:
|
10/05/2001
|
Publication #:
|
|
Pub Dt:
|
04/10/2003
| | | | |
Title:
|
ENHANCED ELECTRON FIELD EMITTER SPINDT TIP AND METHOD FOR FABRICATING ENHANCED SPINDT TIPS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/01/2002
|
Application #:
|
09976748
|
Filing Dt:
|
10/13/2001
|
Title:
|
FAULT-TOLERANT ADDRESS LOGIC FOR SOLID STATE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2003
|
Application #:
|
09976792
|
Filing Dt:
|
10/13/2001
|
Title:
|
FAULT-TOLERANT NEIGHBORHOOD-DISJOINT ADDRESS LOGIC FOR SOLID STATE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/01/2004
|
Application #:
|
09988121
|
Filing Dt:
|
11/19/2001
|
Publication #:
|
|
Pub Dt:
|
05/22/2003
| | | | |
Title:
|
METHOD FOR EVALUATION OF SCALABLE SYMMETRIC MULTIPLE PROCESSOR CACHE COHERENCY PROTOCOLS AND ALGORITHMS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/2002
|
Application #:
|
09990924
|
Filing Dt:
|
11/13/2001
|
Title:
|
METHOD OF GENERATING ADDRESS CONFIGURATIONS FOR SOLID STATE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2003
|
Application #:
|
09992907
|
Filing Dt:
|
11/14/2001
|
Publication #:
|
|
Pub Dt:
|
03/14/2002
| | | | |
Title:
|
MULTIPURPOSE TEST CHIP INPUT/OUTPUT CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/2003
|
Application #:
|
09994151
|
Filing Dt:
|
11/26/2001
|
Publication #:
|
|
Pub Dt:
|
05/29/2003
| | | | |
Title:
|
METHOD AND SYSTEM FOR IDENTIFYING FETS IMPLEMENTED IN A PREDEFINED LOGIC EQUATION
|
|