|
|
Patent #:
|
|
Issue Dt:
|
05/07/1991
|
Application #:
|
07355634
|
Filing Dt:
|
05/23/1989
|
Title:
|
METHOD OF FORMING AND REMOVING POLYSILICON LIGHTLY DOPED DRAIN SPACERS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/21/1992
|
Application #:
|
07407403
|
Filing Dt:
|
09/13/1989
|
Title:
|
ASYNCHRONOUS/SYNCHRONOUS PIPELINE DUAL MODE MEMORY ACCESS CIRCUIT AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/1991
|
Application #:
|
07426332
|
Filing Dt:
|
10/23/1989
|
Title:
|
FLASH EEPROM ARRAY WITH NEGATIVE GATE VOLTAGE ERASE OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/30/1992
|
Application #:
|
07426601
|
Filing Dt:
|
10/23/1989
|
Title:
|
FLASH EEPROM ARRAY WITH PAGED ERASE ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/16/1991
|
Application #:
|
07505292
|
Filing Dt:
|
04/05/1990
|
Title:
|
BACK-TO-BACK CAPACITOR CHARGE PUMPS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/1991
|
Application #:
|
07505335
|
Filing Dt:
|
04/05/1990
|
Title:
|
HIGH VOLTAGE CHARGE PUMPS WITH SERIES CAPACITORS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/1992
|
Application #:
|
07563061
|
Filing Dt:
|
08/06/1990
|
Title:
|
POWER CONTROL CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/1992
|
Application #:
|
07581341
|
Filing Dt:
|
09/12/1990
|
Title:
|
EPROM ELEMENT EMPLOYING SELF-ALIGNING PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/02/1993
|
Application #:
|
07668608
|
Filing Dt:
|
03/13/1991
|
Title:
|
METHOD OF PAGE-MODE PROGRAMMING FLASH EEPROM CELL ARRAYS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/1994
|
Application #:
|
07964684
|
Filing Dt:
|
10/22/1992
|
Title:
|
VPP POWER SUPPLY HAVING A REGULATOR CIRCUIT FOR CONTROLLING A REGULATED POSITIVE POTENTIAL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/16/1993
|
Application #:
|
07964697
|
Filing Dt:
|
10/22/1992
|
Title:
|
DRAIN POWER SUPPLY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/1994
|
Application #:
|
07964806
|
Filing Dt:
|
10/22/1992
|
Title:
|
POWER-ON RESET CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/25/1994
|
Application #:
|
07964807
|
Filing Dt:
|
10/22/1992
|
Title:
|
NEGATIVE POWER SUPPLY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/02/1994
|
Application #:
|
08057583
|
Filing Dt:
|
05/06/1993
|
Title:
|
FLASH EEPROM ARRAY WITH HIGH ENDURANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/22/1994
|
Application #:
|
08078711
|
Filing Dt:
|
06/17/1993
|
Title:
|
OUTPUT BUFFER CIRCUIT FOR A LOW VOLTAGE EPROM Q
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/1994
|
Application #:
|
08083736
|
Filing Dt:
|
06/25/1993
|
Title:
|
SYSTEM FOR ALLOWING A CONTENT ADDRESSABLE MEMORY TO OPERATE WITH MULTIPLE POWER VOLTAGE LEVELS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/1995
|
Application #:
|
08109881
|
Filing Dt:
|
08/23/1993
|
Title:
|
DISTRIBUTED NEGATIVE GATE POWER SUPPLY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/15/1994
|
Application #:
|
08109887
|
Filing Dt:
|
08/23/1993
|
Title:
|
INDEPENDENT ARRAY GROUNDS FOR FLASH EEPROM ARRAY WITH PAGED ERASE ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/20/1994
|
Application #:
|
08112033
|
Filing Dt:
|
08/26/1993
|
Title:
|
SECTOR-BASED REDUNDANCY ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/19/1995
|
Application #:
|
08135224
|
Filing Dt:
|
10/13/1993
|
Title:
|
MEMORY ARCHITECTURE FOR A THREE VOLT FLASH EEPROM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/23/1996
|
Application #:
|
08160578
|
Filing Dt:
|
12/01/1993
|
Title:
|
BOOSTED AND REGULATED GATE POWER SUPPLY WITH REFERENCE TRACKING FOR MULTI-DENSITY AND LOW VOLTAGE SUPPLY MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/27/1998
|
Application #:
|
08160582
|
Filing Dt:
|
12/01/1993
|
Title:
|
PROGRAMMED REFERENCE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/27/1994
|
Application #:
|
08165445
|
Filing Dt:
|
12/10/1993
|
Title:
|
METHOD OF MAKING A FLASH EPROM DEVICE UTILIZING A SINGLE MASKING STEP FOR ETCHING AND IMPLANTING SOURCE REGIONS WITHIN THE EPROM CORE AND REDUNDANCY AREAS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/1997
|
Application #:
|
08166124
|
Filing Dt:
|
12/10/1993
|
Title:
|
NON-VOLATILE MEMORY ARRAY CONTROLLER CAPABLE OF CONTROLLING MEMORY BANKS HAVING VARIABLE BIT WIDTHS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/25/1996
|
Application #:
|
08227755
|
Filing Dt:
|
04/14/1994
|
Title:
|
METHOD AND APPARATUS FOR PROGRAMMING MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
11/28/1995
|
Application #:
|
08233174
|
Filing Dt:
|
04/25/1994
|
Title:
|
METHOD PROTECTING A STACKED GATE EDGE IN A SEMICONDUCTOR DEVICE FROM SELF ALIGNED SOURCE (SAS) ETCH
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/1999
|
Application #:
|
08265583
|
Filing Dt:
|
06/23/1994
|
Title:
|
SUPPLY VOLTAGE-INDEPENDENT REFERENCE VOLTAGE CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/1995
|
Application #:
|
08266744
|
Filing Dt:
|
06/28/1994
|
Title:
|
METHOD FOR MANUFACTURING A NON-VOLATILE, VIRTUAL GROUND MEMORY ELEMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/30/1996
|
Application #:
|
08269478
|
Filing Dt:
|
07/01/1994
|
Title:
|
HIGH ENERGY BURIED LAYER IMPLANT TO PROVIDE A LOW RESISTANCE P-WELL IN A FLASH EPROM ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/19/1996
|
Application #:
|
08269540
|
Filing Dt:
|
07/01/1994
|
Title:
|
MULTISTEPPED THRESHOLD CONVERGENCE FOR A FLASH MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/21/1995
|
Application #:
|
08299868
|
Filing Dt:
|
09/01/1994
|
Title:
|
SELF-ALIGNED BURIED CHANNEL/JUNCTION STACKED GATE FLASH MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/12/1996
|
Application #:
|
08299876
|
Filing Dt:
|
09/01/1994
|
Title:
|
SELF-ALIGNED BURIED CHANNEL/JUNCTION STACKED GATE FLASH MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
01/16/1996
|
Application #:
|
08320368
|
Filing Dt:
|
10/11/1994
|
Title:
|
METHOD FOR ELIMINATING OF CYCLING-INDUCED ELECTRON TRAPPING IN THE TUNNELING OXIDE OF 5 VOLT ONLY FLASH EEPROMS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/10/1995
|
Application #:
|
08322811
|
Filing Dt:
|
10/13/1994
|
Title:
|
NON-VOLATILE MEMORY STRUCTURE INCLUDING PROTECTION AND STRUCTURE FOR MAINTAINING THRESHOLD STABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/09/1996
|
Application #:
|
08330871
|
Filing Dt:
|
10/28/1994
|
Title:
|
LAYERED LOW DIELECTRIC CONSTANT TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/27/1996
|
Application #:
|
08360856
|
Filing Dt:
|
12/21/1994
|
Title:
|
NOVEL PROCESSING TECHNIQUES FOR ACHIEVING PRODUCTION-WORTHY, LOW DIELECTRIC, LOW INTERCONNECT RESISTANCE AND HIGH PERFORMANCE ICS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/1996
|
Application #:
|
08362346
|
Filing Dt:
|
12/22/1994
|
Title:
|
METHOD FOR TIGHTENING VT DISTRIBUTION OF 5 VOLT-ONLY FLASH EEPROMS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/1997
|
Application #:
|
08371704
|
Filing Dt:
|
01/12/1995
|
Title:
|
METHOD OF ERASING UPROM TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/01/1998
|
Application #:
|
08393138
|
Filing Dt:
|
02/21/1995
|
Title:
|
METHOD OF MAKING NON-VOLATILE MEMORY DEVICE HAVING A FLOATING GATE WITH ENHANCED CHARGE RETENTION
|
|
|
Patent #:
|
|
Issue Dt:
|
02/13/1996
|
Application #:
|
08393636
|
Filing Dt:
|
02/24/1995
|
Title:
|
METHODS FOR BULK (OR BYTE) CHARGING AND DISCHARGING AN ARRAY OF FLASH EEPROM MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/1996
|
Application #:
|
08403460
|
Filing Dt:
|
03/14/1995
|
Title:
|
METHOD OF MAKING FLASH EEPROM MEMORY WITH REDUCED COLUMN LEAKAGE CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/1997
|
Application #:
|
08420989
|
Filing Dt:
|
04/07/1995
|
Title:
|
FLASH EEPROM MEMORY WITH IMPROVED DISCHARGE SPEED USING SUBSTRATE BIAS AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
11/26/1996
|
Application #:
|
08426716
|
Filing Dt:
|
04/21/1995
|
Title:
|
REDUCED COLUMN LEAKAGE DURING PROGRAMMING FOR A FLASH MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
12/03/1996
|
Application #:
|
08432623
|
Filing Dt:
|
05/02/1995
|
Title:
|
METHOD FOR READING A NON-VOLATILE MEMORY ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/09/1996
|
Application #:
|
08433267
|
Filing Dt:
|
05/02/1995
|
Title:
|
METHOD FOR PROTECTING A STACKED GATE EDGE IN A SEMICONDUCTOR DEVICE FROM SELF ALIGNED SOURCE (SAS) ETCH
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/1997
|
Application #:
|
08450167
|
Filing Dt:
|
05/25/1995
|
Title:
|
METHOD FOR DECREASING THE DISCHARGE TIME OF A FLASH EPROM CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/02/1997
|
Application #:
|
08459957
|
Filing Dt:
|
06/02/1995
|
Title:
|
LAYERED LOW DIELECTRIC CONSTANT TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/14/1996
|
Application #:
|
08460603
|
Filing Dt:
|
06/01/1995
|
Title:
|
METHOD AND SYSTEM FOR PROTECTING A STACKED GATE EDGE IN A SEMI- CONDUCTOR DEVICE FROM SELF ALIGNED SOURCE (SAS) ETCH IN A SEMI- CONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/1997
|
Application #:
|
08463448
|
Filing Dt:
|
06/05/1995
|
Title:
|
NOVEL PROCESSING TECHNIQUES FOR ACHIEVING PRODUCTION-WORTHY, LOW DIELECTRIC, LOW INTERCONNECT RESISTANCE AND HIGH PERFORMANCE IC
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/1998
|
Application #:
|
08464024
|
Filing Dt:
|
06/05/1995
|
Title:
|
FLASH EEPROM MEMORY WITH IMPROVED DISCHARGED SPEED USING SUBSTRATE BIAS AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/1997
|
Application #:
|
08469953
|
Filing Dt:
|
06/06/1995
|
Title:
|
NONVOLATILE MEMORY CELL WITH VERTICAL GATE OVERLAP AND ZERO BIRDS BEAKS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/1997
|
Application #:
|
08474610
|
Filing Dt:
|
06/07/1995
|
Title:
|
METHOD OF MAKING NONVOLATILE MEMORY CELL WITH VERICAL GATE OVERLAP AND ZERO BIRDS'BEAKS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/1997
|
Application #:
|
08474879
|
Filing Dt:
|
06/07/1995
|
Title:
|
NONVOLATILE MEMORY CELL FORMED USING SELF ALIGNED SOURCE IMPLANT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/26/1996
|
Application #:
|
08483038
|
Filing Dt:
|
06/06/1995
|
Title:
|
A SENSE CIRCUIT FOR A FLASH EEPROM CELL HAVING A NEGATIVE DELTA THRESHOLD VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/28/1997
|
Application #:
|
08484252
|
Filing Dt:
|
06/07/1995
|
Title:
|
FLASH EEPROM ARRAY WITH FLOATING SUBSTRATE ERASE OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/03/1996
|
Application #:
|
08484580
|
Filing Dt:
|
06/07/1995
|
Title:
|
NONVOLATILE MEMORY CELL FORMED USING SELF ALIGNED SOURCE IMPLANT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/22/1997
|
Application #:
|
08486192
|
Filing Dt:
|
06/07/1995
|
Title:
|
METHOD OF INHIBITING DEGRADATION OF ULTRA SHORT CHANNEL CHARGE-CARRYING DEVICES DURING DISCHARGE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/13/1996
|
Application #:
|
08487252
|
Filing Dt:
|
06/13/1995
|
Title:
|
NON-VOLATILE MEMORY ARRAY WITH OVER-ERASE CORRECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/1996
|
Application #:
|
08493138
|
Filing Dt:
|
06/21/1995
|
Title:
|
CHANNEL HOT-CARRIER PAGE WRITE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/03/1996
|
Application #:
|
08500648
|
Filing Dt:
|
07/11/1995
|
Title:
|
PROCESS FOR SELF-ALIGNED SOURCE FOR HIGH DENSITY MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/01/1996
|
Application #:
|
08508425
|
Filing Dt:
|
07/31/1995
|
Title:
|
FLASH EEPROM ARRAY WITH FLOATING SUBSTRATE ERASE OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/31/1999
|
Application #:
|
08510118
|
Filing Dt:
|
08/01/1995
|
Title:
|
THREE-DIMENSIONAL NON-VOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/04/1997
|
Application #:
|
08534141
|
Filing Dt:
|
09/26/1995
|
Title:
|
CORRECTION METHOD LEADING TO A UNIFORM THRESHOLD VOLTAGE DISTRIBUTION FOR A FLASH EPROM
|
|
|
Patent #:
|
|
Issue Dt:
|
03/10/1998
|
Application #:
|
08537116
|
Filing Dt:
|
09/29/1995
|
Title:
|
WATCHDOG SYSTEM HAVING DATA DIFFERENTIATING MEANS FOR USE IN MONITORING OF SEMICONDUCTOR WAFER TESTING LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/1997
|
Application #:
|
08543684
|
Filing Dt:
|
10/16/1995
|
Title:
|
FLASH EEPROM MEMORY WITH SEPARATE REFERENCE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/24/1997
|
Application #:
|
08547494
|
Filing Dt:
|
10/24/1995
|
Title:
|
OVERERASE CORRECTION FOR FLASH MEMORY WHICH LIMITS OVERERASE AND PREVENTS ERASE VERIFY ERRORS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/22/1997
|
Application #:
|
08551422
|
Filing Dt:
|
11/01/1995
|
Title:
|
TEMPERATURE COMPENSATED REFERENCE FOR OVERERASE CORRECTION CIRCUITRY IN A FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/01/1997
|
Application #:
|
08551705
|
Filing Dt:
|
11/01/1995
|
Title:
|
PROGRAM ALGORITHM FOR LOW VOLTAGE SINGLE POWER SUPPLY FLASH MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/04/1998
|
Application #:
|
08559082
|
Filing Dt:
|
11/17/1995
|
Title:
|
METHOD OF ELIMINATING OR REDUCING POLY1 OXIDATION AT STACKED GATE EDGE IN FLASH EPROM PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/13/1998
|
Application #:
|
08560459
|
Filing Dt:
|
11/17/1995
|
Title:
|
FAST 3-STATE BOOSTER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/21/1997
|
Application #:
|
08566204
|
Filing Dt:
|
12/01/1995
|
Title:
|
POWER SUPPLY INDEPENDENT CURRENT SOURCE FOR FLASH EPROM ERASURE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/1999
|
Application #:
|
08568195
|
Filing Dt:
|
12/06/1995
|
Title:
|
METHOD OF FORMING A SILICON GATE TO PRODUCE SILICON DEVICES WITH IMPROVED PERFORMANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/09/1999
|
Application #:
|
08569704
|
Filing Dt:
|
12/08/1995
|
Title:
|
SELECTIVELY OXIDIZED FIELD OXIDE REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/22/1998
|
Application #:
|
08578178
|
Filing Dt:
|
12/29/1995
|
Title:
|
WAFER CLEANING PROCEDURE USEFUL IN THE MANUFACTURE OF A NON-VOLATILE MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/1998
|
Application #:
|
08582720
|
Filing Dt:
|
01/04/1996
|
Title:
|
SIMPLIFIED PROCESS FOR FABRICATING FLASH EEPROM CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/29/1998
|
Application #:
|
08589750
|
Filing Dt:
|
01/22/1996
|
Title:
|
SOURCELESS FLOATING GATE MEMORY DEVICE AND METHOD OF STORING DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
10/06/1998
|
Application #:
|
08610688
|
Filing Dt:
|
03/04/1996
|
Title:
|
E2PROM DEVICE HAVING ERASE GATE IN OXIDE ISOLATION REGION IN SHALLOW TRENCH AND METHOD OF MANUFACTURE THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
06/10/1997
|
Application #:
|
08630919
|
Filing Dt:
|
04/05/1996
|
Title:
|
PARALLEL PAGE BUFFER VERIFY OR READ OF CELLS ON A WORD LINE USING A SIGNAL FROM A REFERENCE CELL IN A FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/13/1997
|
Application #:
|
08634512
|
Filing Dt:
|
04/18/1996
|
Title:
|
SYSTEM FOR CONSTANT FIELD ERASURE IN A FLASH EPROM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/27/1998
|
Application #:
|
08635995
|
Filing Dt:
|
04/22/1996
|
Title:
|
MULTIPLE BITS PER-CELL FLASH EEPROM CAPABLE OF CONCURRENTLY PROGRAMMING AND VERIFYING MEMORY CELLS AND REFERENCE CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/20/1999
|
Application #:
|
08651261
|
Filing Dt:
|
05/23/1996
|
Title:
|
SIMPLIFIED FILE MANAGEMENT SCHEME FOR FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/09/1999
|
Application #:
|
08653211
|
Filing Dt:
|
05/24/1996
|
Title:
|
METHOD OF SCREENING MEMORY CELLS AT ROOM TEMPERATURE THAT WOULD BE REJECTED DURING HOT TEMPERATURE PROGRAMMING TESTS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/12/1998
|
Application #:
|
08655357
|
Filing Dt:
|
05/24/1996
|
Title:
|
METHOD OF SCREENING HOT TEMPERATURE ERASE REJECTS AT ROOM TEMPERATURE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/29/1998
|
Application #:
|
08658038
|
Filing Dt:
|
06/04/1996
|
Title:
|
METHOD AND SYSTEM FOR PROVIDING A DOUBLE DIFFUSE IMPLANT JUNCTION IN A FLASH DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/1998
|
Application #:
|
08668632
|
Filing Dt:
|
06/18/1996
|
Title:
|
USING FLOATING GATE DEVICES AS SELECT GATE DEVICES FOR NAND FLASH MEMORY AND ITS BIAS SCHEME
|
|
|
Patent #:
|
|
Issue Dt:
|
03/03/1998
|
Application #:
|
08669116
|
Filing Dt:
|
06/24/1996
|
Title:
|
MULTIPLE BITS-PER-CELL FLASH SHIFT REGISTER PAGE BUFFER
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/1999
|
Application #:
|
08681141
|
Filing Dt:
|
07/22/1996
|
Title:
|
NOVEL PROCESSING TECHNIQUES FOR ACHIEVING PRODUCTION-WORTHY, LOW DIELECTRIC, LOW INTERCONNECT RESISTANCE AND HIGH PERFORMANCE ICS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/29/1997
|
Application #:
|
08684920
|
Filing Dt:
|
07/22/1996
|
Title:
|
A FLASH EEPROM MEMORY WITH REDUCED COLUMN LEAKAGE CURRENT AND METHOD THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/03/1998
|
Application #:
|
08686641
|
Filing Dt:
|
07/24/1996
|
Title:
|
BIAS SCHEME OF PROGRAM INHIBIT FOR RANDOM PROGRAMMING IN A NAND FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/15/2003
|
Application #:
|
08690848
|
Filing Dt:
|
08/01/1996
|
Title:
|
SILICON NITRIDE ETCH PROCESS WITH CRITICAL GAIN
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/1997
|
Application #:
|
08701288
|
Filing Dt:
|
08/22/1996
|
Title:
|
ERASE METHOD FOR PAGE MODE MULTIPLE BITS-PER-CELL FLASH EEPROM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/1999
|
Application #:
|
08708428
|
Filing Dt:
|
09/05/1996
|
Title:
|
AN IMPROVED ULTRATHIN OXYNITRIDE STRUCTURE AND PROCESS FOR VLSI APPLICTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/1998
|
Application #:
|
08723558
|
Filing Dt:
|
09/30/1996
|
Title:
|
SYSTEM FOR PROVIDING TIGHT PROGRAM/ERASE SPEEDS THAT ARE INSENSITIVE TO PROCESS VARIATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/05/1998
|
Application #:
|
08744962
|
Filing Dt:
|
11/07/1996
|
Title:
|
DEVICE INCLUDING MEANS FOR PREVENTING TUNGSTEN SILICIDE LIFTING, AND METHOD OF FABRICATION THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/1998
|
Application #:
|
08745278
|
Filing Dt:
|
11/08/1996
|
Title:
|
BLOCK SELECT TRANSISTOR AND METHOD OF FABRICATION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/03/1998
|
Application #:
|
08745596
|
Filing Dt:
|
11/08/1996
|
Title:
|
METHOD OF PROGRAMMING A MEMORY CELL TO CONTAIN MULTIPLE VALUES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/30/1998
|
Application #:
|
08757987
|
Filing Dt:
|
11/27/1996
|
Title:
|
ELECTRICALLY ERASABLE REFERENCE CELL FOR ACCURATELY DETERMINING THRESHOLD VOLTAGE OF A NON-VOLATILE MEMORY AT A PLURALITY OF THRESHOLD VOLTAGE LEVELS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/10/1998
|
Application #:
|
08757988
|
Filing Dt:
|
11/27/1996
|
Title:
|
APPARATUS AND METHOD FOR MULTIPLE-LEVEL STORAGE IN NON-VOLATILE MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/02/1997
|
Application #:
|
08769178
|
Filing Dt:
|
12/18/1996
|
Title:
|
SEMICONDUCTOR DEVICE FROM SELF-ALIGNED SOURCE (SAS) ETCH IN A SEMICONDUCTOR DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/02/1999
|
Application #:
|
08772131
|
Filing Dt:
|
12/20/1996
|
Title:
|
BANK ARCHITECTURE FOR A NON-VOLATILE MEMORY ENABLING SIMULTANEOUS READING AND WRITING
|
|