Patent Assignment Details
NOTE:Results display only for issued patents and published applications.
For pending or abandoned applications please consult USPTO staff.
|
Reel/Frame: | 014710/0165 | |
| Pages: | 4 |
| | Recorded: | 11/19/2003 | | |
Conveyance: | ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). |
|
Total properties:
1
|
|
Patent #:
|
|
Issue Dt:
|
09/14/2010
|
Application #:
|
10612033
|
Filing Dt:
|
07/03/2003
|
Publication #:
|
|
Pub Dt:
|
05/27/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY PREVENTING AN ELECTRIC SHORT CIRCUIT BETWEEN A WORD LINE AND A SEMICONDUCTOR SUBSTRATE, AND MANUFACTURING METHOD FOR THE SEMICONDUCTOR MEMORY
|
|
Assignee
|
|
|
1-1, SHIBAURA 1-CHOME, MINATO-KU |
TOKYO, JAPAN |
|
Correspondence name and address
|
|
FINNEGAN, HENDERSON, FARABOW ET.AL.
|
|
ERNEST F. CHAPMAN
|
|
1300 I STREET, N.W.
|
|
WASHINGTON, D.C. 20005-3315
|
Search Results as of:
09/22/2024 10:05 PM
If you have any comments or questions concerning the data displayed,
contact
PRD / Assignments at 571-272-3350. v.2.6
Web interface last modified:
August 25, 2017 v.2.6
|