Total properties:
211
Page
1
of
3
Pages:
1 2 3
|
|
Patent #:
|
|
Issue Dt:
|
07/12/1983
|
Application #:
|
06247676
|
Filing Dt:
|
03/26/1981
|
Title:
|
METHOD AND APPARATUS FOR SEQUENCING ADDRESSES OF A FAST FOURIER TRANSFORM ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/1983
|
Application #:
|
06305015
|
Filing Dt:
|
09/24/1981
|
Title:
|
ZERO-CROSSING INTERPOLATOR TO REDUCE ISOCHRONOUS DISTORTION IN A DIGITAL FSK MODEM
|
|
|
Patent #:
|
|
Issue Dt:
|
02/26/1985
|
Application #:
|
06499747
|
Filing Dt:
|
05/31/1983
|
Title:
|
FLUORINE PLASMA OXIDATION OF RESIDUAL SULFUR SPECIES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/27/1985
|
Application #:
|
06529917
|
Filing Dt:
|
09/07/1983
|
Title:
|
HIGH SPEED REFERENCELESS BIPOLAR LOGIC GATE WITH MINIMUN INPUT CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/29/1984
|
Application #:
|
06529920
|
Filing Dt:
|
09/07/1983
|
Title:
|
METHOD FOR INTERCONNECTING METALLIC LAYERS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/14/1986
|
Application #:
|
06530176
|
Filing Dt:
|
09/07/1983
|
Title:
|
EMITTER COUPLED LOGIC HAVING ENHANCED SPEED CHARACTERISTIC FOR TURN - OFF
|
|
|
Patent #:
|
|
Issue Dt:
|
09/03/1985
|
Application #:
|
06550528
|
Filing Dt:
|
11/09/1983
|
Title:
|
DYNAMIC ECL CIRCUIT ADAPTED TO DRIVE LOADS HAVING SIGNIFICANT CAPACITANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/1985
|
Application #:
|
06550529
|
Filing Dt:
|
11/09/1983
|
Title:
|
ECL LOGIC CIRCUIT WITH A BIAS CIRCUIT FOR DYNAMICALLY SWITCHABLE LOW DROP CURRENT SOURCE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/05/1985
|
Application #:
|
06562802
|
Filing Dt:
|
12/19/1983
|
Title:
|
ECL GATE WITH SWITCHED LOAD CURRENT SOURCE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/1986
|
Application #:
|
06564812
|
Filing Dt:
|
12/22/1983
|
Title:
|
OUTPUT VOLTAGE DRIVER WITH TRANSIENT ACTIVE PULL-DOWN
|
|
|
Patent #:
|
|
Issue Dt:
|
08/06/1985
|
Application #:
|
06567971
|
Filing Dt:
|
01/04/1984
|
Title:
|
PROCESS FOR FORMING SLOTS HAVING NEAR VERTICAL SIDEWALLS AT THEIR UPPER EXTREMITIES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/1986
|
Application #:
|
06576658
|
Filing Dt:
|
02/03/1984
|
Title:
|
PROCESS FOR FORMING SLOTS OF DIFFERENT TYPES IN SELF-ALIGNED RELATIONSHIP USING A LATENT IMAGE MASK
|
|
|
Patent #:
|
|
Issue Dt:
|
04/12/1988
|
Application #:
|
06585315
|
Filing Dt:
|
03/01/1984
|
Title:
|
CURRENT SOURCE ARRANGEMENT FOR THREE-LEVEL EMITTER-COUPLED LOGIC AND FOUR-LEVEL CURRENT MODE LOGIC
|
|
|
Patent #:
|
|
Issue Dt:
|
04/08/1986
|
Application #:
|
06593335
|
Filing Dt:
|
03/26/1984
|
Title:
|
FORMING A CONDUCTIVE, PROTECTIVE LAYER FOR MULTILAYER METALLIZATION
|
|
|
Patent #:
|
|
Issue Dt:
|
12/17/1985
|
Application #:
|
06597618
|
Filing Dt:
|
04/06/1984
|
Title:
|
TEMPERATURE TRACKING AND SUPPLY VOLTAGE INDEPENDENT LINE DRIVER FOR ECL CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/09/1986
|
Application #:
|
06605320
|
Filing Dt:
|
04/30/1984
|
Title:
|
PHASE DETECTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/17/1987
|
Application #:
|
06681447
|
Filing Dt:
|
12/13/1984
|
Title:
|
SWITCHED CAPACITOR COUPLED LINE RECEIVER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/26/1986
|
Application #:
|
06682384
|
Filing Dt:
|
12/17/1984
|
Title:
|
CONTROLLABLE EFFECTIVE RESISTANCE AND PHASE LOCK LOOP WITH CONTROLLABE FILTER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/1987
|
Application #:
|
06697374
|
Filing Dt:
|
02/01/1985
|
Title:
|
LOW ORDER CHARGE-PUMP FILTER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/1987
|
Application #:
|
06697545
|
Filing Dt:
|
02/01/1985
|
Title:
|
PHASE DETECTOR AND PHASE-LOCKED LOOP APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/1987
|
Application #:
|
06702962
|
Filing Dt:
|
02/19/1985
|
Title:
|
MULTILEVEL DIFFERENTIAL ECL/CML GATE CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
11/11/1986
|
Application #:
|
06707728
|
Filing Dt:
|
03/04/1985
|
Title:
|
METHOD OF MAKING AN ISOLATION SLOT FOR INTEGRATED CIRCUIT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/10/1987
|
Application #:
|
06707730
|
Filing Dt:
|
03/04/1985
|
Title:
|
METHOD OF MAKING AN INTERGRATED CIRCUIT STRUCTURE WITH SELF-ALIGNED EXTRINSIC BASE FROM EMITTER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/1986
|
Application #:
|
06718393
|
Filing Dt:
|
04/01/1985
|
Title:
|
METHOD OF FABRICATING INTEGRATED CIRCUIT STRUCTURE HAVING CMOS AND BIPOLAR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/02/1986
|
Application #:
|
06719185
|
Filing Dt:
|
04/03/1985
|
Title:
|
METHOD FOR PLANARIZING AN ISOLATION SLOT IN AN INTEGRATED CIRCUIT STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/18/1986
|
Application #:
|
06720824
|
Filing Dt:
|
04/08/1985
|
Title:
|
METHOD OF MAKING INTEGRATED BIPOLAR SEMICONDUCTOR DEVICE BY FIRST FORMING JUNCTION ISOLATION REGIONS AND RECESSED OXIDE ISOLATION REGIONS WITHOUT BIRDS BEAK
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/1987
|
Application #:
|
06722957
|
Filing Dt:
|
04/12/1985
|
Title:
|
INTEGRATED CIRCUIT STRUCTURE HAVING CONDUCTIVE, PROTECTIVE LAYER FOR MULTILAYER METALLIZATION TO PERMIT REWORKING
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/1988
|
Application #:
|
06730709
|
Filing Dt:
|
05/03/1985
|
Title:
|
TEMPERATURE COMPENSATION FOR ECL CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/1987
|
Application #:
|
06747517
|
Filing Dt:
|
06/21/1985
|
Title:
|
FAST BIPOLAR TRANSISTOR FOR INTEGRATED CIRCUIT STRUCTURE AND METHOD FOR FORMING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
04/12/1988
|
Application #:
|
06759623
|
Filing Dt:
|
07/26/1985
|
Title:
|
SERIAL PORT SYNCHRONIZER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/05/1988
|
Application #:
|
06759624
|
Filing Dt:
|
07/26/1985
|
Title:
|
PROGRAMMABLE DATA-ROUTING MULTIPLEXER
|
|
|
Patent #:
|
|
Issue Dt:
|
04/07/1987
|
Application #:
|
06759625
|
Filing Dt:
|
07/26/1985
|
Title:
|
PROCESS FOR SMOOTHING A NON-PLANAR SURFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
09/16/1986
|
Application #:
|
06770817
|
Filing Dt:
|
08/28/1985
|
Title:
|
MERGED PMOS/BIPOLAR LOGIC CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/1987
|
Application #:
|
06771386
|
Filing Dt:
|
08/30/1985
|
Title:
|
ANTI-CORROSION TREATMENT FOR PATTERNING OF METALLIC LAYERS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/01/1990
|
Application #:
|
06777149
|
Filing Dt:
|
09/18/1985
|
Title:
|
BIPOLAR AND MOS DEVICES FABRICATED ON SAME INTEGRATED CIRCUIT SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/17/1987
|
Application #:
|
06777153
|
Filing Dt:
|
09/18/1985
|
Title:
|
METHOD OF MAKING A PLANAR STRUCTURE CONTAINING MOS AND BIPOLAR TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/02/1987
|
Application #:
|
06794357
|
Filing Dt:
|
11/01/1985
|
Title:
|
INTEGRATED CIRCUIT FABRICATION PROCESS FOR FORMING A BIPOLAR TRANSISTOR HAVING EXTRINSIC BASE REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/24/1987
|
Application #:
|
06795367
|
Filing Dt:
|
11/06/1985
|
Title:
|
RINGING APPLICATION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
07/07/1987
|
Application #:
|
06817228
|
Filing Dt:
|
01/08/1986
|
Title:
|
TTL COMPATIBLE MERGED BIPOLAR/CMOS OUTPUT BUFFER CIRCUITS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/19/1987
|
Application #:
|
06831012
|
Filing Dt:
|
02/19/1986
|
Title:
|
HIGH-SPEED FULL DIFFERENTIAL AMPLIFIER WITH COMMON MODE REJECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/1987
|
Application #:
|
06831020
|
Filing Dt:
|
02/19/1986
|
Title:
|
HIGH SPEED OPERATIONAL AMPLIFIER
|
|
|
Patent #:
|
|
Issue Dt:
|
06/19/1990
|
Application #:
|
06836025
|
Filing Dt:
|
03/04/1986
|
Title:
|
SIGNAL PROCESSOR MEMORY MANAGEMENT UNIT WITH INDIRECT ADDRESSING USING SELECTABLE OFFSETS & MODULO VALUES FOR INDEXED ADDRESS CALCULATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/09/1987
|
Application #:
|
06836786
|
Filing Dt:
|
03/06/1986
|
Title:
|
REDUCED POWER/TEMPERATURE CONTROLLED TTL TRI- STATE BUFFER UTILIZING THREE PHASE SPLITTER TRANSISTORS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/1990
|
Application #:
|
06836936
|
Filing Dt:
|
03/06/1986
|
Title:
|
POINTER INPLEMENTED FIFO CONTROLLER FOR CONVERTING A STANDARD RAM INTO A SIMULATED DUAL FIFO BY CONTROLLING THE RAM,S ADDRESS INPUTS.
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/1989
|
Application #:
|
06838993
|
Filing Dt:
|
03/12/1986
|
Title:
|
FRACTURABLE X-Y STORAGE ARRAY USING A RAM CELL WITH BIDIRECTIONAL SHIFT
|
|
|
Patent #:
|
|
Issue Dt:
|
08/18/1987
|
Application #:
|
06853504
|
Filing Dt:
|
04/18/1986
|
Title:
|
DYNAMIC ECL LINE DRIVER CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
05/29/1990
|
Application #:
|
06869759
|
Filing Dt:
|
06/02/1986
|
Title:
|
MOS TRANSISTOR CONSTRUCTION WITH SELF ALIGNED SILICIDED CONTACTS TO GATE, SOURCE, AND DRAIN REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/1988
|
Application #:
|
06891438
|
Filing Dt:
|
07/28/1986
|
Title:
|
TIME-SLOT ASSIGNER MULTIPLEXER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/24/1989
|
Application #:
|
06891713
|
Filing Dt:
|
07/30/1986
|
Title:
|
WORD-SLICED SIGNAL PROCESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
06/07/1988
|
Application #:
|
06897686
|
Filing Dt:
|
08/18/1986
|
Title:
|
VERTICAL SLOT BOTTOM BIPOLAR TRANSISTOR STRUCTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/1989
|
Application #:
|
06900949
|
Filing Dt:
|
08/27/1986
|
Title:
|
DATA ASSEMBLY APPARATUS AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
01/26/1988
|
Application #:
|
06910595
|
Filing Dt:
|
09/23/1986
|
Title:
|
IC INPUT CIRCUITRY PROGRAMMABLE FOR REALIZING MULTIPLE FUNCTIONS FROM A SINGLE INPUT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/1988
|
Application #:
|
06922625
|
Filing Dt:
|
11/26/1986
|
Title:
|
INTEGRATED CIRCUIT STRUCTURE WITH ACTIVE ELEMENTS OF BIPOLAR TRANSISTOR FORMED IN SLOTS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/1989
|
Application #:
|
07035687
|
Filing Dt:
|
04/02/1987
|
Title:
|
DUAL-PORT TIMING CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/25/1989
|
Application #:
|
07035817
|
Filing Dt:
|
04/03/1987
|
Title:
|
PACKET-AT-A-TIME REPORTING IN A DATA LINK CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/23/1988
|
Application #:
|
07047077
|
Filing Dt:
|
05/05/1987
|
Title:
|
PHASE DETECTOR AND PHASE-LOCKED LOOP APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/30/1989
|
Application #:
|
07073532
|
Filing Dt:
|
07/15/1987
|
Title:
|
COMMUNICATION FILTER
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/1989
|
Application #:
|
07077252
|
Filing Dt:
|
07/24/1987
|
Title:
|
DEFECT SKIPPING MECHANISM FOR DISK DRIVES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/14/1989
|
Application #:
|
07111476
|
Filing Dt:
|
10/22/1987
|
Title:
|
PROPAGATING FIFO STORAGE DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/28/1989
|
Application #:
|
07123823
|
Filing Dt:
|
11/23/1987
|
Title:
|
METHOD OF MAKING BIPOLAR AND MOS DEVICES ON SAME INTEGRATED CIRCUIT SUBSTRATE
|
|
|
Patent #:
|
|
Issue Dt:
|
06/11/1991
|
Application #:
|
07173325
|
Filing Dt:
|
03/25/1988
|
Title:
|
FDDI BIT ERROR RATE TESTER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/1990
|
Application #:
|
07193232
|
Filing Dt:
|
05/11/1988
|
Title:
|
INTEGRATED SCR CURRENT SOURCING SINKING DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
08/29/1989
|
Application #:
|
07205636
|
Filing Dt:
|
06/13/1988
|
Title:
|
ASYNCHRONOUS INTERRUPT STATUS BIT CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
04/03/1990
|
Application #:
|
07226610
|
Filing Dt:
|
08/01/1988
|
Title:
|
METHOD FOR TRANSFER OF DATA BETWEEN A MEDIA ACCESS CONTROLLER AND BUFFER MEMORY IN A TOKEN RING NETWORK
|
|
|
Patent #:
|
|
Issue Dt:
|
06/05/1990
|
Application #:
|
07245617
|
Filing Dt:
|
09/19/1988
|
Title:
|
A METHOD OF GENERATING UPDATED TRANSVERSAL FILTER COEFFICIENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
05/15/1990
|
Application #:
|
07251309
|
Filing Dt:
|
09/30/1988
|
Title:
|
MODULAR TEST STRUCTURE FOR SINGLE CHIP DIGITAL EXCHANGE CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/1991
|
Application #:
|
07262658
|
Filing Dt:
|
10/25/1988
|
Title:
|
SYSTEM FOR DETECTING AND CORRECTING ERRORS GENERATED BY ARITHMETIC LOGIC UNITS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/26/1989
|
Application #:
|
07268396
|
Filing Dt:
|
11/07/1988
|
Title:
|
RELIABLE RECOVERY OF DATA IN ENCODER/DECODER
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/1989
|
Application #:
|
07272563
|
Filing Dt:
|
11/17/1988
|
Title:
|
A RAM CELL HAVING MEANS FOR CONTROLLING A BIDIRECTIONAL SHIFT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/18/1990
|
Application #:
|
07278724
|
Filing Dt:
|
12/02/1988
|
Title:
|
METHODS AND APPARATUS FOR PERFORMING RESTRICTED TOKEN OPERATIONS ON AN FDDI NETWORK
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/1990
|
Application #:
|
07281991
|
Filing Dt:
|
12/09/1988
|
Title:
|
METHOD AND APPARATUS FOR CONFIGURING DATA PATHS WITHIN A SUPERNET STATION
|
|
|
Patent #:
|
|
Issue Dt:
|
09/10/1991
|
Application #:
|
07311411
|
Filing Dt:
|
02/14/1989
|
Title:
|
DATA LINK CONTROLER WITH FLEXIBLE MULTIPLEXER
|
|
|
Patent #:
|
|
Issue Dt:
|
01/30/1990
|
Application #:
|
07318098
|
Filing Dt:
|
03/02/1989
|
Title:
|
ASYNCHRONOUS INTERRUPT STATUS BIT CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/18/1990
|
Application #:
|
07343215
|
Filing Dt:
|
04/26/1989
|
Title:
|
METHOD AND APPARATUS FOR TESTING A BINARY COUNTER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/06/1990
|
Application #:
|
07343622
|
Filing Dt:
|
04/27/1989
|
Title:
|
PROGRAMMABLE THRESHOLD DETECTION LOGIC FOR A DIGITAL STORAGE BUFFER
|
|
|
Patent #:
|
|
Issue Dt:
|
08/11/1992
|
Application #:
|
07343810
|
Filing Dt:
|
04/27/1989
|
Title:
|
BIT RESIDUE CORRECTION IN A DLC RECEIVER
|
|
|
Patent #:
|
|
Issue Dt:
|
11/26/1991
|
Application #:
|
07349564
|
Filing Dt:
|
05/09/1989
|
Title:
|
HIGH SPEED STATIC RAM SENSING SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
10/15/1991
|
Application #:
|
07359022
|
Filing Dt:
|
05/30/1989
|
Title:
|
SYSTEM AND METHOD FOR PROVIDING DIGITAL FILTER COEFFICIENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/06/1990
|
Application #:
|
07368083
|
Filing Dt:
|
06/16/1989
|
Title:
|
DATA PROTOCOL CONTROLLER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/19/1992
|
Application #:
|
07376882
|
Filing Dt:
|
07/06/1989
|
Title:
|
HIGH SPEED DIGITAL TO ANALOG TO DIGITAL COMMUNICATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
08/21/1990
|
Application #:
|
07407000
|
Filing Dt:
|
09/14/1989
|
Title:
|
DYNAMIC PLA CIRCUIT WITH NO "VIRTUAL GROUNDS"
|
|
|
Patent #:
|
|
Issue Dt:
|
02/19/1991
|
Application #:
|
07428614
|
Filing Dt:
|
10/30/1989
|
Title:
|
APPARATUS ADAPTABLE FOR USE IN EFFECTING COMMUNICATIONS BETWEEN AN ANALOG DEVICE AND A DIGITAL DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/12/1991
|
Application #:
|
07428628
|
Filing Dt:
|
10/30/1989
|
Title:
|
APPARATUS HAVING A MODULAR DECIMATION ARCHITECTURE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/26/1991
|
Application #:
|
07434271
|
Filing Dt:
|
10/30/1989
|
Title:
|
APPARATUS HAVING SHARED MODULAR ARCHITECTURE FOR DECIMATION AND INTERPOLATION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/1991
|
Application #:
|
07434797
|
Filing Dt:
|
11/13/1989
|
Title:
|
PROGRAMMABLE LOGIC ARRAY APPARATUS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/14/1990
|
Application #:
|
07443088
|
Filing Dt:
|
11/27/1989
|
Title:
|
ENHANCED UNIVERSAL ASYNCHRONOUS RECEIVER-TRANSMITTER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/28/1991
|
Application #:
|
07462625
|
Filing Dt:
|
01/09/1990
|
Title:
|
CAPACITIVELY COUPLED READ-ONLY MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/30/1991
|
Application #:
|
07480401
|
Filing Dt:
|
02/15/1990
|
Title:
|
CMOS PRECHARGE AND EQUALIZATION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/10/1991
|
Application #:
|
07509916
|
Filing Dt:
|
04/16/1990
|
Title:
|
ECL OUTPUT BUFFER CIRCUIT WITH IMRPOVED COMPENSATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/08/1995
|
Application #:
|
07516984
|
Filing Dt:
|
04/30/1990
|
Title:
|
AN ADDRESS MODULO ADJUST UNIT FOR A MEMORY MANAGEMENT UNIT FOR MONOLITHIC DIGITAL SIGNAL PROCESSOR
|
|
|
Patent #:
|
|
Issue Dt:
|
03/10/1992
|
Application #:
|
07528864
|
Filing Dt:
|
05/25/1990
|
Title:
|
FIFO INFORMATION STORAGE APPARATUS INCLUDING STATUS AND LOGIC MODULES FOR EACH CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
08/27/1991
|
Application #:
|
07529366
|
Filing Dt:
|
05/29/1990
|
Title:
|
METHOD OF AND SYSTEM FOR TRANSFERRING MULTIPLE PRIORITY QUEUES INTO MULTIPLE LOGICAL FIFOS USING A SINGLE PHYSICAL FIFO
|
|
|
Patent #:
|
|
Issue Dt:
|
10/05/1993
|
Application #:
|
07579721
|
Filing Dt:
|
09/10/1990
|
Title:
|
ERROR DETECTION AND CORRECTION CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
09/21/1993
|
Application #:
|
07588194
|
Filing Dt:
|
09/26/1990
|
Title:
|
SYSTEM AND METHOD FOR PROCESSOR BUS USE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/1994
|
Application #:
|
07589380
|
Filing Dt:
|
09/27/1990
|
Title:
|
MICROPROCESSOR TO EXTERNAL DEVICE SERIAL BUS COMMUNICATION SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
06/04/1991
|
Application #:
|
07589402
|
Filing Dt:
|
09/27/1990
|
Title:
|
METHOD FOR OPERATING AN APPARATUS FOR FACILITATING COMMUNICATIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/29/1992
|
Application #:
|
07678510
|
Filing Dt:
|
04/01/1991
|
Title:
|
COUNTER CELL INCLUDING A LATCH CIRCUIT, CONTROL CIRCUIT AND A PULL-UP CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/08/1994
|
Application #:
|
07712944
|
Filing Dt:
|
06/10/1991
|
Title:
|
PROCESSING SYSTEM INCLUDING MEMORY SELECTION OF MULTIPLE MEMORIES AND METHOD IN AN INTERRUPT ENVIRONMENT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/16/1992
|
Application #:
|
07732383
|
Filing Dt:
|
07/18/1991
|
Title:
|
POWER REDUCTION DESIGN FOR ECL OUTPUTS THAT IS INDEPENDENT OF RANDOM TERMINATION VOLTAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/21/1993
|
Application #:
|
07766814
|
Filing Dt:
|
09/26/1991
|
Title:
|
SYSTEM FOR CONVERTING A FLOATING POINT SIGNED MAGNITUDE BINARY NUMBER TO A TWO'S COMPLEMENT BINARY NUMBER
|
|