Total properties:
384
Page
2
of
4
Pages:
1 2 3 4
|
|
Patent #:
|
|
Issue Dt:
|
11/21/2006
|
Application #:
|
10317433
|
Filing Dt:
|
12/11/2002
|
Publication #:
|
|
Pub Dt:
|
06/05/2003
| | | | |
Title:
|
SUB-VOLT SENSING FOR DIGITAL MULTILEVEL FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/18/2005
|
Application #:
|
10317455
|
Filing Dt:
|
12/11/2002
|
Publication #:
|
|
Pub Dt:
|
06/05/2003
| | | | |
Title:
|
MULTISTAGE AUTOZERO SENSING FOR A MULTILEVEL NON-VOLATILE MEMORY INTEGRATED CIRCUIT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2005
|
Application #:
|
10336639
|
Filing Dt:
|
01/02/2003
|
Publication #:
|
|
Pub Dt:
|
07/08/2004
| | | | |
Title:
|
FLASH MEMORY WITH TRENCH SELECT GATE AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/26/2006
|
Application #:
|
10339218
|
Filing Dt:
|
01/09/2003
|
Publication #:
|
|
Pub Dt:
|
07/15/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR DETECTING AN UNUSED STATE IN A SEMICONDUCTOR CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
06/15/2004
|
Application #:
|
10351138
|
Filing Dt:
|
01/24/2003
|
Publication #:
|
|
Pub Dt:
|
07/31/2003
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH FLOATING GATES HAVING MULTIPLE SHARP EDGES, AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/10/2004
|
Application #:
|
10356783
|
Filing Dt:
|
01/30/2003
|
Publication #:
|
|
Pub Dt:
|
08/28/2003
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH CONTROL GATE PROTRUDING PORTIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/12/2008
|
Application #:
|
10358601
|
Filing Dt:
|
02/04/2003
|
Publication #:
|
|
Pub Dt:
|
12/11/2003
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED BIT-LINE AND RAISED SOURCE LINE, AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
10/04/2005
|
Application #:
|
10358623
|
Filing Dt:
|
02/04/2003
|
Publication #:
|
|
Pub Dt:
|
12/04/2003
| | | | |
Title:
|
SELF-ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED SOURCE LINE AND FLOATING GATE, AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/18/2006
|
Application #:
|
10376682
|
Filing Dt:
|
02/28/2003
|
Publication #:
|
|
Pub Dt:
|
07/31/2003
| | | | |
Title:
|
SINGLE CHIP EMBEDDED MICROCONTROLLER HAVING MULTIPLE NON-VOLATILE ERASABLE PROMS SHARING A SINGLE HIGH VOLTAGE GENERATOR
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/2006
|
Application #:
|
10376989
|
Filing Dt:
|
02/26/2003
|
Publication #:
|
|
Pub Dt:
|
07/10/2003
| | | | |
Title:
|
FOLDED CASCODE HIGH VOLTAGE OPERATIONAL AMPLIFIER WITH CLASS AB SOURCE FOLLOWER OUTPUT STAGE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10378414
|
Filing Dt:
|
03/03/2003
|
Publication #:
|
|
Pub Dt:
|
09/09/2004
| | | | |
Title:
|
METHOD AND APPARATUS FOR DETECTING EXPOSURE OF A SEMICONDUCTOR CIRCUIT TO ULTRA-VIOLET LIGHT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2005
|
Application #:
|
10393896
|
Filing Dt:
|
03/21/2003
|
Publication #:
|
|
Pub Dt:
|
09/23/2004
| | | | |
Title:
|
A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURRIED FLOATING GATE AND POINTED CHANNEL REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/25/2005
|
Application #:
|
10394975
|
Filing Dt:
|
03/21/2003
|
Publication #:
|
|
Pub Dt:
|
10/07/2004
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED FLOATING GATE, POINTED FLOATING GATE AND POINTED CHANNEL REGION, AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/10/2004
|
Application #:
|
10406917
|
Filing Dt:
|
04/04/2003
|
Publication #:
|
|
Pub Dt:
|
10/09/2003
| | | | |
Title:
|
METHOD OF FORMING A SEMICONDUCTOR ARRAY OF FLOATING GATE MEMORY CELLS AND STRAP REGIONS
|
|
|
Patent #:
|
|
Issue Dt:
|
09/06/2005
|
Application #:
|
10407627
|
Filing Dt:
|
04/04/2003
|
Publication #:
|
|
Pub Dt:
|
02/19/2004
| | | | |
Title:
|
VERTICAL NROM AND METHODS FOR MAKING THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
10/19/2004
|
Application #:
|
10409248
|
Filing Dt:
|
04/07/2003
|
Publication #:
|
|
Pub Dt:
|
10/07/2004
| | | | |
Title:
|
A NON-VOLATILE FLOATING GATE MEMORY CELL WITH FLOATING GATES FORMED IN CAVITIES, AND ARRAY THEREOF, AND METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2005
|
Application #:
|
10409333
|
Filing Dt:
|
04/07/2003
|
Publication #:
|
|
Pub Dt:
|
10/07/2004
| | | | |
Title:
|
BI-DIRECTIONAL READ/PROGRAM NON-VOLATILE FLOATING GATE MEMORY CELL AND ARRAY THEREOF, AND METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/13/2007
|
Application #:
|
10409407
|
Filing Dt:
|
04/07/2003
|
Publication #:
|
|
Pub Dt:
|
10/07/2004
| | | | |
Title:
|
BI-DIRECTIONAL READ/PROGRAM NON-VOLATILE FLOATING GATE MEMORY CELL WITH INDEPENDENT CONTROLLABLE CONTROL GATES, AND ARRAY THEREOF, AND METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2006
|
Application #:
|
10422183
|
Filing Dt:
|
04/23/2003
|
Publication #:
|
|
Pub Dt:
|
10/28/2004
| | | | |
Title:
|
NON-VOLATILE FLOATING GATE MEMORY CELL WITH FLOATING GATES FORMED AS SPACERS, AND AN ARRAY THEREOF, AND A METHOD OF MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/09/2004
|
Application #:
|
10423270
|
Filing Dt:
|
04/25/2003
|
Title:
|
METHOD OF PLANARIZING A SEMICONDUCTOR DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2005
|
Application #:
|
10428742
|
Filing Dt:
|
05/02/2003
|
Publication #:
|
|
Pub Dt:
|
11/04/2004
| | | | |
Title:
|
CIRCUIT FOR COMPENSATING PROGRAMMING CURRENT REQUIRED, DEPENDING UPON PROGRAMMING STATE
|
|
|
Patent #:
|
|
Issue Dt:
|
11/23/2004
|
Application #:
|
10452027
|
Filing Dt:
|
05/30/2003
|
Publication #:
|
|
Pub Dt:
|
12/02/2004
| | | | |
Title:
|
ARRAY OF INTEGRATED CIRCUIT UNITS WITH STRAPPING LINES TO PREVENT PUNCH THROUGH
|
|
|
Patent #:
|
|
Issue Dt:
|
10/03/2006
|
Application #:
|
10457975
|
Filing Dt:
|
06/09/2003
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
HIGH VOLTAGE SHUNT REGULATOR FOR FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/11/2005
|
Application #:
|
10458006
|
Filing Dt:
|
06/09/2003
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
CURVED FRACTIONAL CMOS BANDGAP REFERENCE
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2006
|
Application #:
|
10628979
|
Filing Dt:
|
07/28/2003
|
Publication #:
|
|
Pub Dt:
|
02/03/2005
| | | | |
Title:
|
COLUMN REDUNDANCY FOR DIGITAL MULTILEVEL NONVOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/2006
|
Application #:
|
10641431
|
Filing Dt:
|
08/14/2003
|
Publication #:
|
|
Pub Dt:
|
02/17/2005
| | | | |
Title:
|
PHASE CHANGE MEMORY DEVICE EMPLOYING THERMAL-ELECTRICAL CONTACTS WITH NARROWING ELECTRICAL CURRENT PATHS
|
|
|
Patent #:
|
|
Issue Dt:
|
03/01/2005
|
Application #:
|
10641432
|
Filing Dt:
|
08/14/2003
|
Publication #:
|
|
Pub Dt:
|
02/17/2005
| | | | |
Title:
|
METHOD OF MANUFACTURING AN ARRAY OF BI-DIRECTIONAL NONVOLATILE MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/2004
|
Application #:
|
10641490
|
Filing Dt:
|
08/14/2003
|
Title:
|
METHOD OF MAKING SUB-LITHOGRAPHIC SIZED CONTACT HOLES
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/2004
|
Application #:
|
10641609
|
Filing Dt:
|
08/15/2003
|
Title:
|
INTEGRATED CIRCUIT WITH A REPROGRAMMABLE NONVOLATILE SWITCH FOR SELECTIVELY CONNECTING A SOURCE FOR A SIGNAL TO A CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
10/26/2004
|
Application #:
|
10641610
|
Filing Dt:
|
08/15/2003
|
Title:
|
INTEGRATED CIRCUIT WITH A REPROGRAMMABLE NONVOLATILE SWITCH HAVING A DYNAMIC THRESHOLD VOLTAGE (VTH) FOR SELECTIVELY CONNECTING A SOURCE FOR A SIGNAL TO A CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/21/2004
|
Application #:
|
10641803
|
Filing Dt:
|
08/15/2003
|
Title:
|
INTEGRATED CIRCUIT WITH A THREE TRANSISTOR REPROGRAMMABLE NONVOLATILE SWITCH FOR SELECTIVELY CONNECTING A SOURCE FOR A SIGNAL TO A CIRCUIT
|
|
|
Patent #:
|
|
Issue Dt:
|
03/22/2005
|
Application #:
|
10642077
|
Filing Dt:
|
08/14/2003
|
Publication #:
|
|
Pub Dt:
|
02/17/2005
| | | | |
Title:
|
MULTI-BIT ROM CELL WITH BI-DIRECTIONAL READ AND A METHOD FOR MAKING THEREOF
|
|
|
Patent #:
|
|
Issue Dt:
|
03/14/2006
|
Application #:
|
10642078
|
Filing Dt:
|
08/14/2003
|
Publication #:
|
|
Pub Dt:
|
02/17/2005
| | | | |
Title:
|
ARRAY OF MULTI-BIT ROM CELLS WITH EACH CELL HAVING BI-DIRECTIONAL READ AND A METHOD FOR MAKING THE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
10642079
|
Filing Dt:
|
08/14/2003
|
Publication #:
|
|
Pub Dt:
|
02/17/2005
| | | | |
Title:
|
A MULTI-BIT ROM CELL, FOR STORING ONE OF N>4 POSSIBLE STATES AND HAVING BI-DIRECTIONAL READ, AN ARRAY OF SUCH CELLS.
|
|
|
Patent #:
|
|
Issue Dt:
|
07/24/2007
|
Application #:
|
10643249
|
Filing Dt:
|
08/18/2003
|
Publication #:
|
|
Pub Dt:
|
03/17/2005
| | | | |
Title:
|
MEMORY DEVICE OPERABLE WITH A PLURALITY OF PROTOCOLS WITH CONFIGURATION DATA STORED IN NON-VOLATILE STORAGE ELEMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
06/14/2005
|
Application #:
|
10653015
|
Filing Dt:
|
08/28/2003
|
Publication #:
|
|
Pub Dt:
|
03/03/2005
| | | | |
Title:
|
SELF-ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED FLOATING GATE, AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/09/2004
|
Application #:
|
10656486
|
Filing Dt:
|
09/04/2003
|
Title:
|
PHASE CHANGE MEMORY DEVICE EMPLOYING THERMALLY INSULATING VOIDS, AND A METHOD OF MAKING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
08/09/2005
|
Application #:
|
10656668
|
Filing Dt:
|
09/04/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
MEMORY DEVICE WITH DISCRETE LAYERS OF PHASE CHANGE MEMORY MATERIAL
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2006
|
Application #:
|
10659226
|
Filing Dt:
|
09/09/2003
|
Publication #:
|
|
Pub Dt:
|
03/10/2005
| | | | |
Title:
|
UNIFIED MULTILEVEL CELL MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
08/28/2007
|
Application #:
|
10669040
|
Filing Dt:
|
09/22/2003
|
Publication #:
|
|
Pub Dt:
|
06/10/2004
| | | | |
Title:
|
SOURCE SYNCHRONOUS CDMA BUS INTERFACE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/15/2005
|
Application #:
|
10690204
|
Filing Dt:
|
10/20/2003
|
Publication #:
|
|
Pub Dt:
|
05/06/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH LOW RESISTANCE SOURCE REGIONS AND HIGH SOURCE COUPLING
|
|
|
Patent #:
|
|
Issue Dt:
|
11/01/2005
|
Application #:
|
10693067
|
Filing Dt:
|
10/23/2003
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
LANDING PAD FOR USE AS A CONTACT TO A CONDUCTIVE SPACER
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2007
|
Application #:
|
10714243
|
Filing Dt:
|
11/13/2003
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
STACKED GATE MEMORY CELL WITH ERASE TO GATE, ARRAY, AND METHOD OF MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
08/30/2005
|
Application #:
|
10729605
|
Filing Dt:
|
12/05/2003
|
Publication #:
|
|
Pub Dt:
|
06/09/2005
| | | | |
Title:
|
MEMORY DEVICE AND METHOD OF OPERATING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
12/12/2006
|
Application #:
|
10737689
|
Filing Dt:
|
12/15/2003
|
Publication #:
|
|
Pub Dt:
|
07/01/2004
| | | | |
Title:
|
SEEK WINDOW VERIFY PROGRAM SYSTEM AND METHOD FOR A MULTILEVEL NON-VOLATILE MEMORY INTEGRATED CIRCUIT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
09/13/2005
|
Application #:
|
10748540
|
Filing Dt:
|
12/29/2003
|
Publication #:
|
|
Pub Dt:
|
06/30/2005
| | | | |
Title:
|
LOW VOLTAGE CMOS BANDGAP REFERENCE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/10/2005
|
Application #:
|
10757830
|
Filing Dt:
|
01/13/2004
|
Publication #:
|
|
Pub Dt:
|
09/23/2004
| | | | |
Title:
|
METHOD OF PROGRAMMING ELECTRONS ONTO A FLOATING GATE OF A NON-VOLATILE MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
11/29/2005
|
Application #:
|
10762807
|
Filing Dt:
|
01/21/2004
|
Publication #:
|
|
Pub Dt:
|
08/05/2004
| | | | |
Title:
|
METHOD OF PLANARIZING A SEMICONDUCTOR DIE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2007
|
Application #:
|
10764381
|
Filing Dt:
|
01/22/2004
|
Publication #:
|
|
Pub Dt:
|
08/19/2004
| | | | |
Title:
|
WIDE DYNAMIC RANGE AND HIGH SPEED VOLTAGE MODE SENSING FOR A MULTILEVEL DIGITAL NON-VOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/26/2007
|
Application #:
|
10767248
|
Filing Dt:
|
01/28/2004
|
Publication #:
|
|
Pub Dt:
|
07/28/2005
| | | | |
Title:
|
MULTI-OPERATIONAL AMPLIFIER SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
07/11/2006
|
Application #:
|
10776397
|
Filing Dt:
|
02/10/2004
|
Publication #:
|
|
Pub Dt:
|
08/19/2004
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED BIT-LINE AND VERTICAL WORD LINE TRANSISTOR
|
|
|
Patent #:
|
|
Issue Dt:
|
12/06/2005
|
Application #:
|
10797156
|
Filing Dt:
|
03/09/2004
|
Publication #:
|
|
Pub Dt:
|
09/15/2005
| | | | |
Title:
|
CIRCUIT AND A METHOD TO SCREEN FOR DEFECTS IN AN ADDRESSABLE LINE IN A NON-VOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/23/2006
|
Application #:
|
10797207
|
Filing Dt:
|
03/09/2004
|
Title:
|
DIFFERENTIAL NON-VOLATILE CONTENT ADDRESSABLE MEMORY CELL AND ARRAY USING PHASE CHANGING RESISTOR STORAGE ELEMENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
12/11/2007
|
Application #:
|
10797296
|
Filing Dt:
|
03/09/2004
|
Publication #:
|
|
Pub Dt:
|
12/16/2004
| | | | |
Title:
|
BURIED BIT LINE NON-VOLATILE FLOATING GATE MEMORY CELL WITH INDEPENDENT CONTROLLABLE CONTROL GATE IN A TRENCH, AND ARRAY THEREOF, AND METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/16/2006
|
Application #:
|
10802253
|
Filing Dt:
|
03/17/2004
|
Publication #:
|
|
Pub Dt:
|
09/22/2005
| | | | |
Title:
|
FLASH MEMORY WITH ENHANCED PROGRAM AND ERASE COUPLING AND PROCESS OF FABRICATING THE SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2006
|
Application #:
|
10803183
|
Filing Dt:
|
03/17/2004
|
Publication #:
|
|
Pub Dt:
|
09/22/2005
| | | | |
Title:
|
SELF-ALIGNED SPLIT-GATE NAND FLASH MEMORY AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/09/2007
|
Application #:
|
10814443
|
Filing Dt:
|
03/30/2004
|
Publication #:
|
|
Pub Dt:
|
10/06/2005
| | | | |
Title:
|
METHOD AND APPARATUS FOR COMPENSATING FOR BITLINE LEAKAGE CURRENT
|
|
|
Patent #:
|
|
Issue Dt:
|
12/05/2006
|
Application #:
|
10818590
|
Filing Dt:
|
04/05/2004
|
Publication #:
|
|
Pub Dt:
|
09/30/2004
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED BIT-LINE AND RAISED SOURCE LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/21/2006
|
Application #:
|
10822944
|
Filing Dt:
|
04/12/2004
|
Publication #:
|
|
Pub Dt:
|
10/13/2005
| | | | |
Title:
|
ISOLATION-LESS, CONTACT-LESS ARRAY OF NONVOLATILE MEMORY CELLS EACH HAVING A FLOATING GATE FOR STORAGE OF CHARGES, AND METHODS OF MANUFACTURING, AND OPERATING THEREFOR
|
|
|
Patent #:
|
|
Issue Dt:
|
02/27/2007
|
Application #:
|
10824016
|
Filing Dt:
|
04/13/2004
|
Publication #:
|
|
Pub Dt:
|
10/07/2004
| | | | |
Title:
|
METHOD OF MANUFACTURING AN ISOLATION-LESS, CONTACT-LESS ARRAY OF BI-DIRECTIONAL READ/PROGRAM NON-VOLATILE FLOATING GATE MEMORY CELLS WITH INDEPENDENT CONTROLLABLE CONTROL GATES
|
|
|
Patent #:
|
|
Issue Dt:
|
03/18/2008
|
Application #:
|
10838999
|
Filing Dt:
|
05/04/2004
|
Publication #:
|
|
Pub Dt:
|
11/10/2005
| | | | |
Title:
|
SENSE AMPLIFIER FOR LOW VOLTAGE HIGH SPEED SENSING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/28/2006
|
Application #:
|
10848982
|
Filing Dt:
|
05/18/2004
|
Publication #:
|
|
Pub Dt:
|
10/28/2004
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH CONTROL GATE SPACERS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/19/2005
|
Application #:
|
10849975
|
Filing Dt:
|
05/19/2004
|
Publication #:
|
|
Pub Dt:
|
10/28/2004
| | | | |
Title:
|
A METHOD OF OPERATING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH HORIZONTALLY ORIENTED EDGES
|
|
|
Patent #:
|
|
Issue Dt:
|
08/01/2006
|
Application #:
|
10850300
|
Filing Dt:
|
05/19/2004
|
Publication #:
|
|
Pub Dt:
|
10/28/2004
| | | | |
Title:
|
METHOD OF FORMING DIFFERENT OXIDE THICKNESS FOR HIGH VOLTAGE TRANSISTOR AND MEMORY CELL TUNNEL DIELETRIC
|
|
|
Patent #:
|
|
Issue Dt:
|
01/01/2008
|
Application #:
|
10863030
|
Filing Dt:
|
06/07/2004
|
Publication #:
|
|
Pub Dt:
|
12/08/2005
| | | | |
Title:
|
SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH PROGRAM/ERASE AND SELECT GATES
|
|
|
Patent #:
|
|
Issue Dt:
|
04/25/2006
|
Application #:
|
10868614
|
Filing Dt:
|
06/14/2004
|
Publication #:
|
|
Pub Dt:
|
11/25/2004
| | | | |
Title:
|
ARRAY ARCHITECTURE AND OPERATING METHODS FOR DIGITAL MULTILEVEL NONVOLATILE MEMORY INTEGRATED CIRCUIT SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
01/12/2010
|
Application #:
|
10869475
|
Filing Dt:
|
06/15/2004
|
Publication #:
|
|
Pub Dt:
|
12/15/2005
| | | | |
Title:
|
NAND FLASH MEMORY WITH NITRIDE CHARGE STORAGE GATES AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/20/2007
|
Application #:
|
10872052
|
Filing Dt:
|
06/17/2004
|
Publication #:
|
|
Pub Dt:
|
12/02/2004
| | | | |
Title:
|
SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED FLOATING GATE, POINTED FLOATING GATE AND POINTED CHANNEL REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/05/2005
|
Application #:
|
10885923
|
Filing Dt:
|
07/06/2004
|
Publication #:
|
|
Pub Dt:
|
12/09/2004
| | | | |
Title:
|
NON-VOLATILE FLOATING GATE MEMORY CELL WITH FLOATING GATES FORMED IN CAVITIES, AND ARRAY THEREOF, AND METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2006
|
Application #:
|
10893809
|
Filing Dt:
|
07/19/2004
|
Publication #:
|
|
Pub Dt:
|
02/23/2006
| | | | |
Title:
|
INTEGRATED CIRCUIT MEMORY DEVICE WITH BIT LINE PRE-CHARGING BASED UPON PARTIAL ADDRESS DECORDING
|
|
|
Patent #:
|
|
Issue Dt:
|
03/27/2007
|
Application #:
|
10893811
|
Filing Dt:
|
07/19/2004
|
Publication #:
|
|
Pub Dt:
|
01/19/2006
| | | | |
Title:
|
HIGH-SPEED AND LOW-POWER DIFFERENTIAL NON-VOLATILE CONTENT ADDRESSABLE MEMORY CELL AND ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
10921754
|
Filing Dt:
|
08/17/2004
|
Publication #:
|
|
Pub Dt:
|
02/23/2006
| | | | |
Title:
|
POWER EFFICIENT READ CIRCUIT FOR A SERIAL OUTPUT MEMORY DEVICE AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
10/31/2006
|
Application #:
|
10934246
|
Filing Dt:
|
09/02/2004
|
Publication #:
|
|
Pub Dt:
|
03/02/2006
| | | | |
Title:
|
NON-PLANAR NON-VOLATILE MEMORY CELL WITH AN ERASE GATE, AN ARRAY THEREFOR, AND A METHOD OF MAKING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
09/05/2006
|
Application #:
|
10944584
|
Filing Dt:
|
09/16/2004
|
Publication #:
|
|
Pub Dt:
|
04/14/2005
| | | | |
Title:
|
METHOD OF PROGRAMMING A NON-VOLATILE MEMORY CELL TO ELIMINATE OR TO MINIMIZE PROGRAM DECELERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/10/2006
|
Application #:
|
10962008
|
Filing Dt:
|
10/08/2004
|
Publication #:
|
|
Pub Dt:
|
04/13/2006
| | | | |
Title:
|
NROM DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
07/03/2007
|
Application #:
|
10979411
|
Filing Dt:
|
11/01/2004
|
Publication #:
|
|
Pub Dt:
|
05/04/2006
| | | | |
Title:
|
PHASE CHANGE MEMORY DEVICE EMPLOYING THERMALLY INSULATING VOIDS AND SLOPED TRENCH, AND A METHOD OF MAKING SAME
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2008
|
Application #:
|
10983314
|
Filing Dt:
|
11/04/2004
|
Publication #:
|
|
Pub Dt:
|
05/04/2006
| | | | |
Title:
|
METHOD OF TRIMMING SEMICONDUCTOR ELEMENTS WITH ELECTRICAL RESISTANCE FEEDBACK
|
|
|
Patent #:
|
|
Issue Dt:
|
11/22/2005
|
Application #:
|
10990786
|
Filing Dt:
|
11/16/2004
|
Publication #:
|
|
Pub Dt:
|
05/05/2005
| | | | |
Title:
|
HIGH VOLTAGE GENERATION AND REGULATION SYSTEM FOR DIGITAL MULTILEVEL NONVOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/13/2006
|
Application #:
|
10991301
|
Filing Dt:
|
11/16/2004
|
Publication #:
|
|
Pub Dt:
|
04/28/2005
| | | | |
Title:
|
RING OSCILLATOR FOR DIGITAL MULTILEVEL NON-VOLATILE MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
01/29/2008
|
Application #:
|
10991702
|
Filing Dt:
|
11/17/2004
|
Publication #:
|
|
Pub Dt:
|
06/08/2006
| | | | |
Title:
|
TEST CIRCUIT AND METHOD FOR MULTILEVEL CELL FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
02/05/2008
|
Application #:
|
10997382
|
Filing Dt:
|
11/23/2004
|
Publication #:
|
|
Pub Dt:
|
05/19/2005
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED BIT-LINE AND RAISED SOURCE LINE, AND A MEMORY ARRAY MADE THEREBY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/02/2006
|
Application #:
|
11059475
|
Filing Dt:
|
02/16/2005
|
Publication #:
|
|
Pub Dt:
|
07/07/2005
| | | | |
Title:
|
FLASH MEMORY WITH TRENCH SELECT GATE AND FABRICATION PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2008
|
Application #:
|
11063316
|
Filing Dt:
|
02/22/2005
|
Publication #:
|
|
Pub Dt:
|
08/24/2006
| | | | |
Title:
|
SEMICONDUCTOR MEMORY AND METHOD OF STORING CONFIGURATION DATA
|
|
|
Patent #:
|
|
Issue Dt:
|
04/24/2007
|
Application #:
|
11070079
|
Filing Dt:
|
03/01/2005
|
Publication #:
|
|
Pub Dt:
|
09/15/2005
| | | | |
Title:
|
SELF ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED FLOATING GATE AND POINTED CHANNEL REGION
|
|
|
Patent #:
|
|
Issue Dt:
|
06/05/2007
|
Application #:
|
11078562
|
Filing Dt:
|
02/28/2005
|
Publication #:
|
|
Pub Dt:
|
09/29/2005
| | | | |
Title:
|
NONVOLATILE MEMORY CELL HAVING FLOATING GATE, CONTROL GATE AND SEPARATE ERASE GATE, AN ARRAY OF SUCH MEMORY CELLS, AND METHOD OF MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
06/15/2010
|
Application #:
|
11080067
|
Filing Dt:
|
03/14/2005
|
Publication #:
|
|
Pub Dt:
|
09/14/2006
| | | | |
Title:
|
FAST START CHARGE PUMP FOR VOLTAGE REGULATORS
|
|
|
Patent #:
|
|
Issue Dt:
|
04/22/2008
|
Application #:
|
11080070
|
Filing Dt:
|
03/14/2005
|
Publication #:
|
|
Pub Dt:
|
09/14/2006
| | | | |
Title:
|
FAST VOLTAGE REGULATORS FOR CHARGE PUMPS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2006
|
Application #:
|
11080595
|
Filing Dt:
|
03/15/2005
|
Title:
|
READ BITLINE INHIBIT METHOD AND APPARATUS FOR VOLTAGE MODE SENSING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/02/2007
|
Application #:
|
11092166
|
Filing Dt:
|
03/28/2005
|
Publication #:
|
|
Pub Dt:
|
09/28/2006
| | | | |
Title:
|
SINGLE TRANSISTOR SENSING AND DOUBLE TRANSISTOR SENSING FOR FLASH MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/17/2007
|
Application #:
|
11092227
|
Filing Dt:
|
03/28/2005
|
Publication #:
|
|
Pub Dt:
|
10/05/2006
| | | | |
Title:
|
DYNAMICALLY TUNABLE RESISTOR OR CAPACITOR USING A NON-VOLATILE FLOATING GATE MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
12/19/2006
|
Application #:
|
11111244
|
Filing Dt:
|
04/20/2005
|
Publication #:
|
|
Pub Dt:
|
10/27/2005
| | | | |
Title:
|
BI-DIRECTIONAL READ/PROGRAM NON-VOLATILE FLOATING GATE MEMORY CELL AND ARRAY THEREOF, AND METHOD OF FORMATION
|
|
|
Patent #:
|
|
Issue Dt:
|
05/01/2007
|
Application #:
|
11126495
|
Filing Dt:
|
05/10/2005
|
Publication #:
|
|
Pub Dt:
|
09/15/2005
| | | | |
Title:
|
UNIFIED MULTILEVEL CELL MEMORY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/10/2007
|
Application #:
|
11134540
|
Filing Dt:
|
05/20/2005
|
Publication #:
|
|
Pub Dt:
|
11/23/2006
| | | | |
Title:
|
SPLIT GATE NAND FLASH MEMORY STRUCTURE AND ARRAY, METHOD OF PROGRAMMING, ERASING AND READING THEREOF, AND METHOD OF MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
07/24/2007
|
Application #:
|
11134557
|
Filing Dt:
|
05/20/2005
|
Publication #:
|
|
Pub Dt:
|
12/07/2006
| | | | |
Title:
|
BIDIRECTIONAL SPLIT GATE NAND FLASH MEMORY STRUCTURE AND ARRAY, METHOD OF PROGRAMMING, ERASING AND READING THEREOF, AND METHOD OF MANUFACTURING
|
|
|
Patent #:
|
|
Issue Dt:
|
01/31/2006
|
Application #:
|
11157318
|
Filing Dt:
|
06/20/2005
|
Publication #:
|
|
Pub Dt:
|
10/20/2005
| | | | |
Title:
|
MULTI-BIT ROM CELL, FOR STORING ONE OF N>4 POSSIBLE STATES AND HAVING BI-DIRECTIONAL READ, AN ARRAY OF SUCH CELLS, AND A METHOD FOR MAKING THE ARRAY
|
|
|
Patent #:
|
|
Issue Dt:
|
05/26/2009
|
Application #:
|
11166882
|
Filing Dt:
|
06/24/2005
|
Publication #:
|
|
Pub Dt:
|
12/08/2005
| | | | |
Title:
|
SELF-ALIGNED METHOD OF FORMING A SEMICONDUCTOR MEMORY ARRAY OF FLOATING GATE MEMORY CELLS WITH BURIED SOURCE LINE AND FLOATING GATE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/08/2007
|
Application #:
|
11212206
|
Filing Dt:
|
08/25/2005
|
Publication #:
|
|
Pub Dt:
|
03/01/2007
| | | | |
Title:
|
METHOD AND APPARATUS FOR REDUCING OPERATION DISTURBANCE
|
|
|
Patent #:
|
|
Issue Dt:
|
02/26/2008
|
Application #:
|
11229191
|
Filing Dt:
|
09/15/2005
|
Publication #:
|
|
Pub Dt:
|
03/02/2006
| | | | |
Title:
|
UNIFIED MULTILEVEL MEMORY SYSTEMS AND METHODS
|
|
|
Patent #:
|
|
Issue Dt:
|
07/29/2008
|
Application #:
|
11235894
|
Filing Dt:
|
09/26/2005
|
Publication #:
|
|
Pub Dt:
|
04/12/2007
| | | | |
Title:
|
METHOD AND APPARATUS FOR SYSTEMATIC AND RANDOM VARIATION AND MISMATCH COMPENSATION FOR MULTILEVEL FLASH MEMORY OPERATION
|
|
|
Patent #:
|
|
Issue Dt:
|
07/28/2009
|
Application #:
|
11235901
|
Filing Dt:
|
09/26/2005
|
Publication #:
|
|
Pub Dt:
|
03/29/2007
| | | | |
Title:
|
FLASH MEMORY ARRAY HAVING CONTROL/DECODE CIRCUITRY FOR DISABLING TOP GATES OF DEFECTIVE MEMORY CELLS
|
|