Total properties:
35
|
|
Patent #:
|
|
Issue Dt:
|
01/21/2003
|
Application #:
|
09861031
|
Filing Dt:
|
05/18/2001
|
Title:
|
METHOD OF CHANNEL HOT ELECTRON PROGRAMMING FOR SHORT CHANNEL NOR FLASH ARRAYS
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2003
|
Application #:
|
09892685
|
Filing Dt:
|
06/27/2001
|
Title:
|
HIGH DENSITY FLASH EEPROM ARRAY WITH SOURCE SIDE INJECTION
|
|
|
Patent #:
|
|
Issue Dt:
|
11/26/2002
|
Application #:
|
09904736
|
Filing Dt:
|
07/13/2001
|
Title:
|
DETERMINATION OF DIELECTRIC CONSTANTS OF THIN DIELECTRIC MATERIALS IN A MOS (METAL OXIDE SEMICONDUCTOR) STACK
|
|
|
Patent #:
|
|
Issue Dt:
|
02/25/2003
|
Application #:
|
09917178
|
Filing Dt:
|
07/30/2001
|
Title:
|
NOR ARRAY WITH BURIED TRENCH SOURCE LINE
|
|
|
Patent #:
|
|
Issue Dt:
|
04/01/2003
|
Application #:
|
09917182
|
Filing Dt:
|
07/30/2001
|
Publication #:
|
|
Pub Dt:
|
01/30/2003
| | | | |
Title:
|
LOW DEFECT DENSITY PROCESS FOR DEEP SUB-0.18UM FLASH MEMORY TECHNOLOGIES
|
|
|
Patent #:
|
|
Issue Dt:
|
05/03/2005
|
Application #:
|
09917440
|
Filing Dt:
|
07/27/2001
|
Title:
|
N-GATE/N-SUBSTRATE OR P-GATE/P-SUBSTRATE CAPACITOR TO CHARACTERIZE POLYSILICON GATE DEPLETION EVALUATION
|
|
|
Patent #:
|
|
Issue Dt:
|
10/22/2002
|
Application #:
|
09969572
|
Filing Dt:
|
10/01/2001
|
Title:
|
FLASH MEMORY DEVICE WITH INCREASE OF EFFICIENCY DURING AN APDE (AUTOMATIC PROGRAM DISTURB AFTER ERASE) PROCESS
|
|
|
Patent #:
|
|
Issue Dt:
|
01/21/2003
|
Application #:
|
09969573
|
Filing Dt:
|
10/01/2001
|
Title:
|
FORMATION OF STI (SHALLOW TRENCH ISOLATION) STRUCTURES WITHIN CORE AND PERIPHERY AREAS OF FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
12/16/2003
|
Application #:
|
09973131
|
Filing Dt:
|
10/09/2001
|
Title:
|
NON SELF-ALIGNED SHALLOW TRENCH ISOLATION PROCESS WITH DISPOSABLE SPACE TO DEFINE SUB-LITHOGRAPHIC POLY SPACE
|
|
|
Patent #:
|
|
Issue Dt:
|
05/04/2004
|
Application #:
|
10017832
|
Filing Dt:
|
12/12/2001
|
Title:
|
METHOD OF DETERMINING GATE OXIDE THICKNESS OF AN OPERATIONAL MOSFET
|
|
|
Patent #:
|
|
Issue Dt:
|
12/31/2002
|
Application #:
|
10023349
|
Filing Dt:
|
12/20/2001
|
Title:
|
METHOD FOR REPAIRING DAMAGE TO CHARGE TRAPPING DIELECTRIC LAYER FROM BIT LINE IMPLANTATION
|
|
|
Patent #:
|
|
Issue Dt:
|
01/06/2004
|
Application #:
|
10036757
|
Filing Dt:
|
12/31/2001
|
Title:
|
USE OF HIGH-K DIELECTRIC MATERIALS IN MODIFIED ONO STRUCTURE FOR SEMICONDUCTOR DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/08/2005
|
Application #:
|
10053256
|
Filing Dt:
|
01/18/2002
|
Title:
|
TWO-STEP SOURCE SIDE IMPLANT FOR IMPROVING SOURCE RESISTANCE AND SHORT CHANNEL EFFECT IN DEEP SUB-0.18MUM FLASH MEMORY TECHNOLOGY
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2004
|
Application #:
|
10096741
|
Filing Dt:
|
03/14/2002
|
Title:
|
LASER THERMAL ANNEALING OF SILICON NITRIDE FOR INCREASED DENSITY AND ETCH SELECTIVITY
|
|
|
Patent #:
|
|
Issue Dt:
|
07/08/2003
|
Application #:
|
10103077
|
Filing Dt:
|
03/20/2002
|
Title:
|
MEMORY DEVICE HAVING IMPROVED PROGRAMMABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
06/29/2004
|
Application #:
|
10113017
|
Filing Dt:
|
03/28/2002
|
Title:
|
METHOD OF DETERMINING LOCATION OF GATE OXIDE BREAKDOWN OF MOSFET BY MEASURING CURRENTS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/30/2004
|
Application #:
|
10126814
|
Filing Dt:
|
04/19/2002
|
Title:
|
METHOD FOR REDUCING SHALLOW TRENCH ISOLATION EDGE THINNING ON THIN GATE OXIDES TO IMPROVE PERIPHERAL TRANSISTOR RELIABILITY AND PERFORMANCE FOR HIGH PERFORMANCE FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
07/20/2004
|
Application #:
|
10126840
|
Filing Dt:
|
04/19/2002
|
Title:
|
METHOD FOR REDUCING SHALLOW TRENCH ISOLATION EDGE THINNING ON TUNNEL OXIDES USING PARTIAL NITRIDE STRIP AND SMALL BIRD'S BEAK FORMATION FOR HIGH PERFORMANCE FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
02/17/2004
|
Application #:
|
10145952
|
Filing Dt:
|
05/15/2002
|
Title:
|
REPLACING LAYERS OF AN INTERGATE DIELECTRIC LAYER WITH HIGH-K MATERIAL FOR IMPROVED SCALABILITY
|
|
|
Patent #:
|
|
Issue Dt:
|
11/05/2002
|
Application #:
|
10150556
|
Filing Dt:
|
05/17/2002
|
Title:
|
METHOD FOR FABRICATING SELF-ALIGNED GATE OF FLASH MEMORY CELL
|
|
|
Patent #:
|
|
Issue Dt:
|
05/11/2004
|
Application #:
|
10159078
|
Filing Dt:
|
05/31/2002
|
Title:
|
SEMICONDUCTOR ISOLATION MATERIAL DEPOSITION SYSTEM AND METHOD
|
|
|
Patent #:
|
|
Issue Dt:
|
08/17/2004
|
Application #:
|
10174734
|
Filing Dt:
|
06/18/2002
|
Title:
|
TEST STRUCTURE TO MEASURE INTERLAYER DIELECTRIC EFFECTS AND BREAKDOWN AND DETECT METAL DEFECTS IN FLASH MEMORIES
|
|
|
Patent #:
|
|
Issue Dt:
|
12/16/2003
|
Application #:
|
10200330
|
Filing Dt:
|
07/22/2002
|
Title:
|
ON-CHIP ERASE PULSE COUNTER FOR EFFICIENT ERASE VERIFY BIST (BUILT-IN-SELF-TEST) MODE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/07/2006
|
Application #:
|
10200518
|
Filing Dt:
|
07/22/2002
|
Title:
|
ADDRESS SEQUENCER WITHIN BIST (BUILT-IN-SELF-TEST) SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
04/11/2006
|
Application #:
|
10200526
|
Filing Dt:
|
07/22/2002
|
Title:
|
DIAGNOSTIC MODE FOR TESTING FUNCTIONALITY OF BIST (BUILT-IN-SELF-TEST) BACK-END STATE MACHINE
|
|
|
Patent #:
|
|
Issue Dt:
|
03/16/2004
|
Application #:
|
10200539
|
Filing Dt:
|
07/22/2002
|
Title:
|
GENERATION OF MARGINING VOLTAGE ON-CHIP DURING TESTING CAM PORTION OF FLASH MEMORY DEVICE
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2003
|
Application #:
|
10200544
|
Filing Dt:
|
07/22/2002
|
Title:
|
ON-CHIP REPAIR OF DEFECTIVE ADDRESS OF CORE FLASH MEMORY CELLS
|
|
|
Patent #:
|
|
Issue Dt:
|
11/16/2004
|
Application #:
|
10224028
|
Filing Dt:
|
08/19/2002
|
Title:
|
METHOD OF DETERMINING THE ACTIVE REGION WIDTH BETWEEN SHALLOW TRENCH ISOLATION STRUCTURES USING A C-V MEASUREMENT TECHNIQUE FOR FABRICATING A FLASH MEMORY SEMICONDUCTOR DEVICE AND A DEVICE THEREBY FORMED
|
|
|
Patent #:
|
|
Issue Dt:
|
07/06/2004
|
Application #:
|
10224737
|
Filing Dt:
|
08/20/2002
|
Title:
|
METHOD OF DETERMINING THE ACTIVE REGION WIDTH BETWEEN SHALLOW TRENCH ISOLATION STRUCTURES USING A GATE CURRENT MEASUREMENT TECHNIQUE FOR FABRICATING A FLASH MEMORY SEMICONDUCTOR DEVICE AND DEVICE THEREBY FORMED
|
|
|
Patent #:
|
|
Issue Dt:
|
04/26/2005
|
Application #:
|
10225052
|
Filing Dt:
|
08/20/2002
|
Title:
|
METHOD OF FABRICATING A FLASH MEMORY SEMICONDUCTOR DEVICE BY DETERMINING THE ACTIVE REGION WIDTH BETWEEN SHALLOW TRENCH ISOLATION STRUCTURES USING AN OVERDRIVE CURRENT MEASUREMENT TECHNIQUE AND A DEVICE THEREBY FABRICATED
|
|
|
Patent #:
|
|
Issue Dt:
|
10/07/2003
|
Application #:
|
10274063
|
Filing Dt:
|
10/17/2002
|
Title:
|
BI-LAYER FLOATING GATE FOR IMPROVED WORK FUNCTION BETWEEN FLOATING GATE AND A HIGH-K DIELECTRIC LAYER
|
|
|
Patent #:
|
|
Issue Dt:
|
05/17/2005
|
Application #:
|
10342585
|
Filing Dt:
|
01/14/2003
|
Title:
|
FLASH MEMORY CELL PROGRAMMING METHOD AND SYSTEM
|
|
|
Patent #:
|
|
Issue Dt:
|
03/29/2005
|
Application #:
|
10378885
|
Filing Dt:
|
03/05/2003
|
Title:
|
IMPLANT DAMAGE REMOVAL BY LASER THERMAL ANNEALING
|
|
|
Patent #:
|
|
Issue Dt:
|
02/21/2006
|
Application #:
|
10438942
|
Filing Dt:
|
05/16/2003
|
Title:
|
LASER THERMAL ANNEALING METHODS FOR FLASH MEMORY DEVICES
|
|
|
Patent #:
|
|
Issue Dt:
|
10/12/2004
|
Application #:
|
10646080
|
Filing Dt:
|
08/22/2003
|
Title:
|
USE OF HIGH-K DIELECTRIC MATERIAL IN MODIFIED ONO STRUCTURE FOR SEMICONDUCTOR DEVICES
|
|